Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49693
Campo DC Valoridioma
dc.contributor.authorNooshabadi, S.en_US
dc.contributor.authorMontiel-Nelson, J. A.en_US
dc.contributor.authorEshraghian, K.en_US
dc.date.accessioned2018-11-24T09:56:45Z-
dc.date.available2018-11-24T09:56:45Z-
dc.date.issued1997en_US
dc.identifier.urihttp://hdl.handle.net/10553/49693-
dc.description.abstractA GaAs dynamic logic family using the feedthrough evaluation concept is presented in this paper. Feedthrough logic (FTL) allows the outputs to be partially generated before the input signals arrive. A modified version of this logic, where the function and its complement are implemented in a differential structure, is also introduced. In an FTL gate, the logic outputs are reset to low during the high phase of the clock and evaluated during the low phase of the clock. Resetting to low alleviates the problems of charge sharing and leakage current associated with the other GaAs dynamic logic families. FTL logic functions can be cascaded in a domino-like fashion without a need for the intervening inverters. We employ this novel concept to design several arithmetic circuits. We compare a 4-bit ripple carry adder in FTL with the other published works in terms of device count, area, delay, clock rate and power consumption. The results demonstrate that FTL is the simplest, the fastest, and consumes least power. In addition, our FTL design compares very well with the standard CMOS technology. FTL gates are fully compatible with direct coupled field-effect transistor logic (DCFL), and therefore, can be included in a DCFL standard cell library for improving cell-based ASIC performance. To match the high-speed of the FTL combinational blocks, we present a single-ended latch for pipelining the FTL blocks. Comparisons with the other published results demonstrate the superior performance of our dynamic latch.en_US
dc.languageengen_US
dc.relation.ispartofProceedings of the Australian Microelectronics Conferenceen_US
dc.sourceProceedings of the Australian Microelectronics Conference, p. 61-64en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherGallium arsenideen_US
dc.subject.otherClocksen_US
dc.subject.otherLogic devicesen_US
dc.subject.otherCMOS technologyen_US
dc.subject.otherLatchesen_US
dc.subject.otherSignal generatorsen_US
dc.subject.otherLogic gatesen_US
dc.subject.otherLeakage currenten_US
dc.subject.otherInvertersen_US
dc.titleFast feed through logic (FTL): a gallium arsenide-based fast logicen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.identifier.scopus0031369844-
dc.contributor.authorscopusid6602486254-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid7007041524-
dc.description.lastpage64en_US
dc.description.firstpage61en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
Colección:Actas de congresos
Vista resumida

Visitas

44
actualizado el 30-mar-2024

Google ScholarTM

Verifica


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.