Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/49693
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Nooshabadi, S. | en_US |
dc.contributor.author | Montiel-Nelson, J. A. | en_US |
dc.contributor.author | Eshraghian, K. | en_US |
dc.date.accessioned | 2018-11-24T09:56:45Z | - |
dc.date.available | 2018-11-24T09:56:45Z | - |
dc.date.issued | 1997 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/49693 | - |
dc.description.abstract | A GaAs dynamic logic family using the feedthrough evaluation concept is presented in this paper. Feedthrough logic (FTL) allows the outputs to be partially generated before the input signals arrive. A modified version of this logic, where the function and its complement are implemented in a differential structure, is also introduced. In an FTL gate, the logic outputs are reset to low during the high phase of the clock and evaluated during the low phase of the clock. Resetting to low alleviates the problems of charge sharing and leakage current associated with the other GaAs dynamic logic families. FTL logic functions can be cascaded in a domino-like fashion without a need for the intervening inverters. We employ this novel concept to design several arithmetic circuits. We compare a 4-bit ripple carry adder in FTL with the other published works in terms of device count, area, delay, clock rate and power consumption. The results demonstrate that FTL is the simplest, the fastest, and consumes least power. In addition, our FTL design compares very well with the standard CMOS technology. FTL gates are fully compatible with direct coupled field-effect transistor logic (DCFL), and therefore, can be included in a DCFL standard cell library for improving cell-based ASIC performance. To match the high-speed of the FTL combinational blocks, we present a single-ended latch for pipelining the FTL blocks. Comparisons with the other published results demonstrate the superior performance of our dynamic latch. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Proceedings of the Australian Microelectronics Conference | en_US |
dc.source | Proceedings of the Australian Microelectronics Conference, p. 61-64 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Gallium arsenide | en_US |
dc.subject.other | Clocks | en_US |
dc.subject.other | Logic devices | en_US |
dc.subject.other | CMOS technology | en_US |
dc.subject.other | Latches | en_US |
dc.subject.other | Signal generators | en_US |
dc.subject.other | Logic gates | en_US |
dc.subject.other | Leakage current | en_US |
dc.subject.other | Inverters | en_US |
dc.title | Fast feed through logic (FTL): a gallium arsenide-based fast logic | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.identifier.scopus | 0031369844 | - |
dc.contributor.authorscopusid | 6602486254 | - |
dc.contributor.authorscopusid | 6603626866 | - |
dc.contributor.authorscopusid | 7007041524 | - |
dc.description.lastpage | 64 | en_US |
dc.description.firstpage | 61 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.utils.revision | Sí | en_US |
dc.identifier.ulpgc | Sí | es |
item.fulltext | Sin texto completo | - |
item.grantfulltext | none | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0003-4323-8097 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Montiel Nelson, Juan Antonio | - |
Appears in Collections: | Actas de congresos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.