Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/49668
Título: | Efficient CMOS driver-receiver pair with low-swing signaling for on-chip interconnects | Autores/as: | García, José C. Montiel-Nelson, Juan A. Nooshabadi, Saeid |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | Integrated circuit interconnections Threshold voltage Power supplies Power dissipation CMOS technology, et al. |
Fecha de publicación: | 2007 | Publicación seriada: | 2007 European Conference On Circuit Theory And Design, Vols 1-3 | Conferencia: | 18th European Conference on Circuit Theory Design | Resumen: | This paper describes the design of a symmetric low-swing driver-receiver pair (mj-sib) for driving signals on the global interconnect lines. When implemented on a 0.13 mu m CMOS 1.2V technology, mj-sib scheme reduces energy-delay product by 41.7% (at the receiver load of 0.25pF) and has 38.8% lower delay when compared with a counterpart asymmetric low-swing signaling scheme. Also, mj-sib topology has 14.2% lower energy-delay product and has 36% lower active area (50.25 mu m(2)) when compared with other symmetric low-swing signaling structure. The key advantages of the proposed signaling scheme is that it requires only one power supply and threshold voltage, hence significantly reducing the design complexity. | URI: | http://hdl.handle.net/10553/49668 | ISBN: | 978-1-4244-1341-6 | DOI: | 10.1109/ECCTD.2007.4529714 | Fuente: | 2007 European Conference On Circuit Theory And Design, Vols 1-3, p. 787-+ |
Colección: | Actas de congresos |
Citas SCOPUSTM
10
actualizado el 24-nov-2024
Citas de WEB OF SCIENCETM
Citations
2
actualizado el 24-nov-2024
Visitas
16
actualizado el 04-feb-2023
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.