Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49667
Título: High performance CMOS driver-receiver pair using low-swing signaling for low power on-chip interconnects
Autores/as: García, José C. 
Montiel-Nelson, Juan A. 
Nooshabadi, Saeid
Clasificación UNESCO: 3307 Tecnología electrónica
Palabras clave: Delay
Wire
Driver circuits
Integrated circuit interconnections
Receivers, et al.
Fecha de publicación: 2008
Publicación seriada: Midwest Symposium on Circuits and Systems 
Conferencia: 51st Midwest Symposium on Circuits and Systems 
Resumen: This paper describes the design of a symmetric low-swing driver-receiver pair (mj-sib) for driving signals on the global interconnect lines. When implemented on 0.13 mu m CMOS 1.2 V technology, mj-sib scheme reduces delay by up to 32% and energy-delay product by up to 45% (with a wire length of 10mm and the extra fanout load of 2.5pF on the wire) when compared with other counterpart symmetric and asymmetric low-swing signaling schemes. The key advantages of the proposed signaling scheme is that it requires only one power supply and threshold voltage, hence significantly reducing the design complexity.
URI: http://hdl.handle.net/10553/49667
ISBN: 9781424421671
ISSN: 1548-3746
DOI: 10.1109/MWSCAS.2008.4616845
Fuente: Midwest Symposium on Circuits and Systems[ISSN 1548-3746] (4616845), p. 499-502
Colección:Actas de congresos
Vista completa

Citas SCOPUSTM   

3
actualizado el 21-abr-2024

Citas de WEB OF SCIENCETM
Citations

2
actualizado el 25-feb-2024

Visitas

24
actualizado el 30-mar-2024

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.