Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49665
Campo DC Valoridioma
dc.contributor.authorNavarro Botello, Victoren_US
dc.contributor.authorMontiel-Nelson, Juan A.en_US
dc.contributor.authorNooshabadi, Saeiden_US
dc.contributor.otherMontiel-Nelson, Juan-
dc.date.accessioned2018-11-24T09:44:12Z-
dc.date.available2018-11-24T09:44:12Z-
dc.date.issued2008en_US
dc.identifier.isbn9781424426058en_US
dc.identifier.urihttp://hdl.handle.net/10553/49665-
dc.description.abstractThis work presents the experimental results, from chip measurements, of ripple carry adder circuits using a new CMOS logic family -Feedthrough Logic (FTL). A 14-bit low power FTL adder performs faster, (2.6 times smaller propagation time delay, and 1.85 times higher maximum frequency), and provides a better energy efficiency (67.9% saving), when compared with the dynamic domino CMOS logic style. The 18-bit high speed FTL, working at its maximum frequency, outperforms the dynamic domino logic in terms of the propagation delay (19.5 times less), maximum frequency (12.1 times more), and energy efficiency per bit (96.7% better).en_US
dc.languageengen_US
dc.relation.ispartofProceedings of 2008 IEEE Asian Solid-State Circuits Conference, A-SSCC 2008en_US
dc.sourceProceedings of 2008 IEEE Asian Solid-State Circuits Conference, A-SSCC 2008 (4708735), p. 85-88en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherEnergy efficiencyen_US
dc.subject.otherAddersen_US
dc.subject.otherCMOS logic circuitsen_US
dc.subject.otherMOS devicesen_US
dc.subject.otherSemiconductor device measurementen_US
dc.subject.otherFrequencyen_US
dc.subject.otherLogic devicesen_US
dc.subject.otherClocksen_US
dc.subject.otherPropagation delayen_US
dc.titleDesign of energy efficient 10ps per bit adder circuits in CMOSen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference4th IEEE Asian Solid-State Circuits Conferenceen_US
dc.identifier.doi10.1109/ASSCC.2008.4708735en_US
dc.identifier.scopus67649946273-
dc.identifier.isi000265155300022-
dcterms.isPartOf2008 Ieee Asian Solid-State Circuits Conference-
dcterms.source2008 Ieee Asian Solid-State Circuits Conference, p. 85-+-
dc.contributor.authorscopusid16402360500-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid6602486254-
dc.description.lastpage88en_US
dc.identifier.issue4708735-
dc.description.firstpage85en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.identifier.wosWOS:000265155300022-
dc.contributor.daisngid5213989-
dc.contributor.daisngid480589-
dc.contributor.daisngid184255-
dc.identifier.investigatorRIDK-6805-2013-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Navarro-Botello, V-
dc.contributor.wosstandardWOS:Montiel-Nelson, JA-
dc.contributor.wosstandardWOS:Nooshabadi, S-
dc.date.coverdateDiciembre 2008en_US
dc.identifier.conferenceidevents120663-
dc.identifier.ulpgces
dc.description.ggs2
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate03-11-2008-
crisitem.event.eventsenddate05-11-2008-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameNavarro Botello, Victor-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.