Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/49652
Title: | High performance bootstrapped CMOS dual supply level shifter for 0.5V input and 1V output | Authors: | García, José C. Montiel-Nelson, Juan A. Nooshabadi, Saeid |
UNESCO Clasification: | 3307 Tecnología electrónica | Keywords: | bootstrap capacitor high capacitive load low-energy low-voltage level–shifter |
Issue Date: | 2009 | Journal: | 12th Euromicro Conference on Digital System Design: Architectures, Methods and Tools, DSD 2009 | Conference: | 12th Euromicro Conference on Digital System Design, Architectures, Methods and Tools | Abstract: | This paper presents the design of a highly area efficient bootstrapped CMOS level shifter (vj-level shifter). The proposed vj-level shifter uses a single bootstrap capacitor to minimise active area and to maintain the voltage difference between the gates of output pull-up PMOS and output pull down NMOS transistors. When implemented on a 65nm CMOS technology, under the large capacitive loading condition (2pF), vj-level shifter has a lower active area (93%), and energy delay product (15%) than the reference level shifter circuit (ts-level shifter). Also vj-level shifter has very small effective input capacitance in comparison with ts level shifter because the first does not need extra bootstrap capacitor connected with the input. | URI: | http://hdl.handle.net/10553/49652 | ISBN: | 9780769537825 | DOI: | 10.1109/DSD.2009.180 | Source: | 12th Euromicro Conference on Digital System Design: Architectures, Methods and Tools, DSD 2009 (5350059), p. 311-314 |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
5
checked on Nov 10, 2024
WEB OF SCIENCETM
Citations
4
checked on Nov 10, 2024
Page view(s)
46
checked on Jul 6, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.