Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49300
Title: Flexible design of SPARC cores: A quantitative study
Authors: Bautista, Tomas 
Nunez, Antonio 
UNESCO Clasification: 3307 Tecnología electrónica
Keywords: Space technology
Digital signal processing
Video signal processing
Clocks
Microelectronics, et al
Issue Date: 1999
Journal: Hardware/Software Codesign - Proceedings of the International Workshop
Conference: 7th International Workshop on Hardware/Software Codesign (CODES 99) 
Proceedings of the 1999 7th International Conference on Hardware/Software Codesign (CODES'99) 
Abstract: In this paper we present experimental results obtained during the modelling, design and implementation of a full set of versions of SPARC v8 Integer Unit core aimed for embedded applications in digital media products. VHDL has been the description language, Synopsis tools those for the logical synthesis, and Duet Technologies' Epoch has been used for the physical layout of the final circuits. They have been mapped to a 0.35 mu m, three metal layers process. The quantitative results given characterize suitable points in the design space. They show how much microarchitecture, design, datapath granularity and module decisions affect performance and cost functions. Design space exploration down to physical layouts is made possible by modelling techniques based on configurable VHDL descriptions.
URI: http://hdl.handle.net/10553/49300
ISBN: 1-58113-132-1
ISSN: 1092-6100
Source: Hardware/Software Codesign - Proceedings of the International Workshop, p. 43-47
Appears in Collections:Artículos
Thumbnail
Adobe PDF (1,09 MB)
Show full item record

SCOPUSTM   
Citations

6
checked on Dec 15, 2024

WEB OF SCIENCETM
Citations

5
checked on Feb 25, 2024

Page view(s)

88
checked on Oct 5, 2024

Download(s)

203
checked on Oct 5, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.