Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/49300
DC FieldValueLanguage
dc.contributor.authorBautista, Tomasen_US
dc.contributor.authorNunez, Antonioen_US
dc.contributor.otherBautista, Tomas-
dc.date.accessioned2018-11-24T06:03:28Z-
dc.date.available2018-11-24T06:03:28Z-
dc.date.issued1999en_US
dc.identifier.isbn1-58113-132-1-
dc.identifier.issn1092-6100en_US
dc.identifier.urihttp://hdl.handle.net/10553/49300-
dc.description.abstractIn this paper we present experimental results obtained during the modelling, design and implementation of a full set of versions of SPARC v8 Integer Unit core aimed for embedded applications in digital media products. VHDL has been the description language, Synopsis tools those for the logical synthesis, and Duet Technologies' Epoch has been used for the physical layout of the final circuits. They have been mapped to a 0.35 mu m, three metal layers process. The quantitative results given characterize suitable points in the design space. They show how much microarchitecture, design, datapath granularity and module decisions affect performance and cost functions. Design space exploration down to physical layouts is made possible by modelling techniques based on configurable VHDL descriptions.en_US
dc.languageengen_US
dc.relation.ispartofHardware/Software Codesign - Proceedings of the International Workshopen_US
dc.sourceHardware/Software Codesign - Proceedings of the International Workshop, p. 43-47en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherSpace technologyen_US
dc.subject.otherDigital signal processingen_US
dc.subject.otherVideo signal processingen_US
dc.subject.otherClocksen_US
dc.subject.otherMicroelectronicsen_US
dc.subject.otherCircuit synthesisen_US
dc.subject.otherDesign automationen_US
dc.titleFlexible design of SPARC cores: A quantitative studyen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.relation.conference7th International Workshop on Hardware/Software Codesign (CODES 99)-
dc.relation.conferenceProceedings of the 1999 7th International Conference on Hardware/Software Codesign (CODES'99)-
dc.identifier.scopus0032656211-
dc.identifier.isi000081503100009-
dcterms.isPartOfProceedings Of The Seventh International Workshop On Hardware/Software Codesign (Codes'99)-
dcterms.sourceProceedings Of The Seventh International Workshop On Hardware/Software Codesign (Codes'99)[ISSN 1092-6100], p. 43-47-
dc.contributor.authorscopusid6603190709-
dc.contributor.authorscopusid7103279517-
dc.description.lastpage47en_US
dc.description.firstpage43en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.identifier.wosWOS:000081503100009-
dc.contributor.daisngid2227678-
dc.contributor.daisngid24480961-
dc.contributor.daisngid33795-
dc.identifier.investigatorRIDA-9082-2011-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Bautista, T-
dc.contributor.wosstandardWOS:Nunez, A-
dc.date.coverdateEnero 1999en_US
dc.identifier.conferenceidevents120255-
dc.identifier.ulpgces
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.event.eventsstartdate03-05-1999-
crisitem.event.eventsstartdate03-05-1999-
crisitem.event.eventsenddate05-05-1999-
crisitem.event.eventsenddate05-05-1999-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-5368-3680-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameBautista Delgado, Tomás-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
Appears in Collections:Artículos
Thumbnail
Adobe PDF (1,09 MB)
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.