Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/49298
Título: | Synthesis experiments and performance metrics for evaluating the quality of IP blocks and megacells | Autores/as: | Bautista, Tomás Núñez, Antonio |
Clasificación UNESCO: | 3307 Tecnología electrónica | Palabras clave: | VHDL synthesis Hardware design languages Energy consumption Space technology Space exploration, et al. |
Fecha de publicación: | 2000 | Publicación seriada: | Proceedings - International Symposium on Quality Electronic Design, ISQED | Conferencia: | 1st IEEE International Symposium on Quality Electronic Design, ISQED 2000 | Resumen: | A complete quantitative evaluation of the quality of more than one hundred implementations of SPARC processor core and its related circuitry, synthesized from VHDL descriptions, is presented in this paper as a demonstration example for selecting benchmark circuits, synthesis experiments with different tools and technologies, and performance metrics, for evaluating the quality of IP blocks and megacells. The methodology of the experiments conducted for these circuits can be applied to a wide range of other benchmark candidate circuits. The synthesis experiments are designed to fully explore the synthesis space and to analyze the impact of every synthesis step on the final design quality obtained. | URI: | http://hdl.handle.net/10553/49298 | ISBN: | 0769505252 | ISSN: | 1948-3287 | DOI: | 10.1109/ISQED.2000.838875 | Fuente: | Proceedings - International Symposium on Quality Electronic Design, ISQED[ISSN 1948-3287],v. 2000-January (838875), p. 217-226 |
Colección: | Actas de congresos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.