Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/47682
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Dias, Tiago | en_US |
dc.contributor.author | López, Sebastián | en_US |
dc.contributor.author | Roma, Nuno | en_US |
dc.contributor.author | Sousa, Leonel | en_US |
dc.contributor.other | Roma, Nuno | - |
dc.contributor.other | Lopez, Sebastian | - |
dc.contributor.other | Sousa, Leonel | - |
dc.contributor.other | Dias, Tiago | - |
dc.date.accessioned | 2018-11-23T15:32:58Z | - |
dc.date.available | 2018-11-23T15:32:58Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.issn | 0885-7458 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/47682 | - |
dc.description.abstract | A novel high throughput and scalable unified architecture for the computation of the transform operations in video codecs for advanced standards is presented in this paper. This structure can be used as a hardware accelerator in modern embedded systems to efficiently compute all the two-dimensional 4 x 4 and 2 x 2 transforms of the H.264/AVC standard. Moreover, its highly flexible design and hardware efficiency allows it to be easily scaled in terms of performance and hardware cost to meet the specific requirements of any given video coding application. Experimental results obtained using a Xilinx Virtex-5 FPGA demonstrated the superior performance and hardware efficiency levels provided by the proposed structure, which presents a throughput per unit of area relatively higher than other similar recently published designs targeting the H.264/AVC standard. Such results also showed that, when integrated in a multi-core embedded system, this architecture provides speedup factors of about 120x concerning pure software implementations of the transform algorithms, therefore allowing the computation, in real-time, of all the above mentioned transforms for Ultra High Definition Video (UHDV) sequences (4,320 x 7,680 @ 30 fps). | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | International Journal of Parallel Programming | en_US |
dc.source | International Journal of Parallel Programming[ISSN 0885-7458],v. 41, p. 236-260 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Video coding | en_US |
dc.subject.other | Unified transform | en_US |
dc.subject.other | Scalable architecture | en_US |
dc.subject.other | H.264/AVC | en_US |
dc.subject.other | FPGA | en_US |
dc.subject.other | Systolic array | en_US |
dc.title | Scalable unified transform architecture for advanced video coding embedded systems | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.identifier.doi | 10.1007/s10766-012-0221-x | en_US |
dc.identifier.scopus | 84879604020 | - |
dc.identifier.isi | 000313825300004 | - |
dcterms.isPartOf | International Journal Of Parallel Programming | - |
dcterms.source | International Journal Of Parallel Programming[ISSN 0885-7458],v. 41 (2), p. 236-260 | - |
dc.contributor.authorscopusid | 11540058800 | - |
dc.contributor.authorscopusid | 35093983900 | - |
dc.contributor.authorscopusid | 57187722000 | - |
dc.contributor.authorscopusid | 6602399540 | - |
dc.contributor.authorscopusid | 7004775548 | - |
dc.description.lastpage | 260 | en_US |
dc.description.firstpage | 236 | en_US |
dc.relation.volume | 41 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.identifier.wos | WOS:000313825300004 | - |
dc.contributor.daisngid | 3450196 | - |
dc.contributor.daisngid | 465777 | - |
dc.contributor.daisngid | 454304 | - |
dc.contributor.daisngid | 74430 | - |
dc.identifier.investigatorRID | C-5586-2008 | - |
dc.identifier.investigatorRID | L-8108-2014 | - |
dc.identifier.investigatorRID | B-2749-2009 | - |
dc.identifier.investigatorRID | No ID | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Dias, T | - |
dc.contributor.wosstandard | WOS:Lopez, S | - |
dc.contributor.wosstandard | WOS:Roma, N | - |
dc.contributor.wosstandard | WOS:Sousa, L | - |
dc.date.coverdate | Abril 2013 | en_US |
dc.identifier.ulpgc | Sí | es |
dc.description.sjr | 0,229 | |
dc.description.jcr | 0,5 | |
dc.description.sjrq | Q3 | |
dc.description.jcrq | Q4 | |
dc.description.scie | SCIE | |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-2360-6721 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | López Suárez, Sebastián Miguel | - |
Appears in Collections: | Actas de congresos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.