Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/47682
DC FieldValueLanguage
dc.contributor.authorDias, Tiagoen_US
dc.contributor.authorLópez, Sebastiánen_US
dc.contributor.authorRoma, Nunoen_US
dc.contributor.authorSousa, Leonelen_US
dc.contributor.otherRoma, Nuno-
dc.contributor.otherLopez, Sebastian-
dc.contributor.otherSousa, Leonel-
dc.contributor.otherDias, Tiago-
dc.date.accessioned2018-11-23T15:32:58Z-
dc.date.available2018-11-23T15:32:58Z-
dc.date.issued2013en_US
dc.identifier.issn0885-7458en_US
dc.identifier.urihttp://hdl.handle.net/10553/47682-
dc.description.abstractA novel high throughput and scalable unified architecture for the computation of the transform operations in video codecs for advanced standards is presented in this paper. This structure can be used as a hardware accelerator in modern embedded systems to efficiently compute all the two-dimensional 4 x 4 and 2 x 2 transforms of the H.264/AVC standard. Moreover, its highly flexible design and hardware efficiency allows it to be easily scaled in terms of performance and hardware cost to meet the specific requirements of any given video coding application. Experimental results obtained using a Xilinx Virtex-5 FPGA demonstrated the superior performance and hardware efficiency levels provided by the proposed structure, which presents a throughput per unit of area relatively higher than other similar recently published designs targeting the H.264/AVC standard. Such results also showed that, when integrated in a multi-core embedded system, this architecture provides speedup factors of about 120x concerning pure software implementations of the transform algorithms, therefore allowing the computation, in real-time, of all the above mentioned transforms for Ultra High Definition Video (UHDV) sequences (4,320 x 7,680 @ 30 fps).en_US
dc.languageengen_US
dc.relation.ispartofInternational Journal of Parallel Programmingen_US
dc.sourceInternational Journal of Parallel Programming[ISSN 0885-7458],v. 41, p. 236-260en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherVideo codingen_US
dc.subject.otherUnified transformen_US
dc.subject.otherScalable architectureen_US
dc.subject.otherH.264/AVCen_US
dc.subject.otherFPGAen_US
dc.subject.otherSystolic arrayen_US
dc.titleScalable unified transform architecture for advanced video coding embedded systemsen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.identifier.doi10.1007/s10766-012-0221-xen_US
dc.identifier.scopus84879604020-
dc.identifier.isi000313825300004-
dcterms.isPartOfInternational Journal Of Parallel Programming-
dcterms.sourceInternational Journal Of Parallel Programming[ISSN 0885-7458],v. 41 (2), p. 236-260-
dc.contributor.authorscopusid11540058800-
dc.contributor.authorscopusid35093983900-
dc.contributor.authorscopusid57187722000-
dc.contributor.authorscopusid6602399540-
dc.contributor.authorscopusid7004775548-
dc.description.lastpage260en_US
dc.description.firstpage236en_US
dc.relation.volume41en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.identifier.wosWOS:000313825300004-
dc.contributor.daisngid3450196-
dc.contributor.daisngid465777-
dc.contributor.daisngid454304-
dc.contributor.daisngid74430-
dc.identifier.investigatorRIDC-5586-2008-
dc.identifier.investigatorRIDL-8108-2014-
dc.identifier.investigatorRIDB-2749-2009-
dc.identifier.investigatorRIDNo ID-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Dias, T-
dc.contributor.wosstandardWOS:Lopez, S-
dc.contributor.wosstandardWOS:Roma, N-
dc.contributor.wosstandardWOS:Sousa, L-
dc.date.coverdateAbril 2013en_US
dc.identifier.ulpgces
dc.description.sjr0,229
dc.description.jcr0,5
dc.description.sjrqQ3
dc.description.jcrqQ4
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
Appears in Collections:Actas de congresos
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.