Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/45088
DC FieldValueLanguage
dc.contributor.authorLópez Feliciano, José Franciscoen_US
dc.contributor.authorEshraghian, K.en_US
dc.contributor.authorSarmiento, R.en_US
dc.contributor.authorNúnez, A.en_US
dc.contributor.authorAbbott, D.en_US
dc.date.accessioned2018-11-22T07:10:41Z-
dc.date.available2018-11-22T07:10:41Z-
dc.date.issued1997en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://hdl.handle.net/10553/45088-
dc.description.abstractA novel GaAs logic family, pseudodynamic latched logic (PDLL), is presented in this paper. It is composed of a dynamic circuit where the logic is performed and a static latch whose function is to permanently refresh the stored data on a dynamic node. Because of this hybrid structure, PDLL takes advantage of both static and dynamic families and thus, permits implementation of very complex structures with good speed-area power tradeoff. Moreover, the inclusion of the latch permits this class of logic family to be highly efficient for pipelined systems working even at high temperature without loss of data due to leakage currents. Barrel-shifters, programmable logic arrays (PLA's), and carry lookahead adders (CLA's) were verified by simulations demonstrating its feasibility for the development of high-performance very large scale integration (VLSI) systems.en_US
dc.languageengen_US
dc.publisher0018-9200
dc.relation.ispartofIEEE Journal of Solid-State Circuitsen_US
dc.sourceIEEE Journal of Solid-State Circuits[ISSN 0018-9200],v. 32, p. 1297-1303en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherGallium arsenideen_US
dc.subject.otherVery large scale integrationen_US
dc.subject.otherEnergy consumptionen_US
dc.subject.otherCMOS logic circuitsen_US
dc.subject.otherProgrammable logic arraysen_US
dc.titleGaAs pseudodynamic latched logic for high performance processor coresen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/4.604094en_US
dc.identifier.scopus0031211953-
dc.identifier.isiA1997XL40400018-
dc.contributor.authorscopusid7404444793-
dc.contributor.authorscopusid7007041524-
dc.contributor.authorscopusid35609452100-
dc.contributor.authorscopusid7103279517-
dc.contributor.authorscopusid56053895400-
dc.description.lastpage1303en_US
dc.description.firstpage1297en_US
dc.relation.volume32en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.contributor.daisngid846472-
dc.contributor.daisngid228382-
dc.contributor.daisngid116294-
dc.contributor.daisngid33795-
dc.contributor.daisngid8183-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Lopez, JF-
dc.contributor.wosstandardWOS:Eshraghian, K-
dc.contributor.wosstandardWOS:Sarmiento, R-
dc.contributor.wosstandardWOS:Nunez, A-
dc.contributor.wosstandardWOS:Abbott, D-
dc.date.coverdateAgosto 1997en_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-TELen_US
dc.description.jcr0,922
dc.description.jcrqQ1
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-6304-2801-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Feliciano, José Francisco-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
Appears in Collections:Artículos
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.