Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/45063
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Tejera, E. | en_US |
dc.contributor.author | Esper-Chain, R. | en_US |
dc.contributor.author | Tobajas, F. | en_US |
dc.contributor.author | De Armas Sosa, Valentín | en_US |
dc.contributor.author | Sarmiento, R. | en_US |
dc.date.accessioned | 2018-11-22T06:59:13Z | - |
dc.date.available | 2018-11-22T06:59:13Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.issn | 0277-786X | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/45063 | - |
dc.description.abstract | Nowadays clock recovery units (CRU) are key elements in high speed digital communication systems. For an efficient operation, these units should generate a low jitter clock based on the NRZ received data, and be tolerant to long absence of transitions. Architectures based on Hogge phase detectors have been widely used, nevertheless, they are very sensitive to jitter of the received data and they have a limited tolerance to the absence of transitions. This paper shows a novel high speed clock recovery unit based on a phase aligner. The system allows a very fast clock recovery with a low jitter, moreover, it is very resistant to absence of transitions. The design is based on eight phases obtained from a reference incoherent clock running at the nominal frequency of the received signal. The phase alignment system chooses, as starting point, the two phases closest to the data phase. This allows a maximum error of 45° between the clock and data signal phases. Furthermore, the system includes a feed-back loop that interpolates the chosen phases to reduce the phase error to zero. Due to the high stability and reduced tolerance of the local reference clock, the jitter obtained is highly reduced and the system becomes able to operate under long absence of transitions. These performances make this design suitable for systems such as high speed serial link technologies. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Proceedings of SPIE - The International Society for Optical Engineering | en_US |
dc.source | Proceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 5117, p. 106-115 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Clock and data recovery circuits (CDR circuits) | en_US |
dc.subject.other | Phase interpolator | en_US |
dc.subject.other | Clocks | en_US |
dc.title | High-speed clock recovery unit based on a phase aligner | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dc.type | ConferenceObject | es |
dc.relation.conference | Conference on VLSI Circuits and Systems | |
dc.relation.conference | VLSI Circuits and Systems | |
dc.identifier.doi | 10.1117/12.498653 | |
dc.identifier.scopus | 0042329219 | - |
dc.identifier.isi | 000183950600011 | |
dc.contributor.authorscopusid | 6603254209 | - |
dc.contributor.authorscopusid | 6602504574 | - |
dc.contributor.authorscopusid | 6602389338 | - |
dc.contributor.authorscopusid | 6603181073 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.description.lastpage | 115 | - |
dc.description.firstpage | 106 | - |
dc.relation.volume | 5117 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 939534 | |
dc.contributor.daisngid | 1984698 | |
dc.contributor.daisngid | 26063230 | |
dc.contributor.daisngid | 1262195 | |
dc.contributor.daisngid | 116294 | |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Tejera, E | |
dc.contributor.wosstandard | WOS:Esper-Chain, R | |
dc.contributor.wosstandard | WOS:Tobajas, F | |
dc.contributor.wosstandard | WOS:De Armas, V | |
dc.contributor.wosstandard | WOS:Sarmiento, R | |
dc.date.coverdate | Septiembre 2003 | |
dc.identifier.conferenceid | events120355 | |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 19-05-2003 | - |
crisitem.event.eventsstartdate | 19-05-2003 | - |
crisitem.event.eventsenddate | 21-05-2003 | - |
crisitem.event.eventsenddate | 21-05-2003 | - |
crisitem.author.dept | GIR IUMA: Equipos y Sistemas de Comunicación | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-8381-969X | - |
crisitem.author.orcid | 0000-0002-3379-5052 | - |
crisitem.author.orcid | 0000-0002-1017-8107 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Esper-Chaín Falcón, Roberto | - |
crisitem.author.fullName | Tobajas Guerrero, Félix Bernardo | - |
crisitem.author.fullName | De Armas Sosa, Valentín | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Appears in Collections: | Actas de congresos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.