Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/45036
DC FieldValueLanguage
dc.contributor.authorLópez, Sebastiánen_US
dc.contributor.authorCallicó, Gustavo M.en_US
dc.contributor.authorTobajas, Félixen_US
dc.contributor.authorLópez Feliciano, José Franciscoen_US
dc.contributor.authorSarmiento Rodríguez, Robertoen_US
dc.contributor.otherCallico, Gustavo Marrero-
dc.contributor.otherLopez, Sebastian-
dc.contributor.otherLopez, Jose-
dc.contributor.otherSarmiento, Roberto-
dc.date.accessioned2018-11-22T06:46:53Z-
dc.date.available2018-11-22T06:46:53Z-
dc.date.issued2008en_US
dc.identifier.issn0098-3063en_US
dc.identifier.otherScopus-
dc.identifier.urihttp://hdl.handle.net/10553/45036-
dc.description.abstractMotion estimation architectures play a fundamental role in nowadays real time video encoding systems. However, in spite of their relevance, the influence of the allocation of the computing resources in terms of the final area, power dissipation and processing speed of such architectures has not been studied in depth in the recent literature. In this sense, a new approach for exploring different allocation alternatives of the computational resources within H.264/AVC block matching motion estimation architectures is presented in this paper. In particular, a novel architectural template is introduced allowing the establishment, in a highly flexible way, of different groups of processing elements (PEs) within one-dimensional motion estimation arrays. The use of this methodology has enabled the evaluation of different design tradeoffs, motivating the introduction of a new architecture composed of four independents groups with four PEs each, able to process CIF@60fps sequences with a reduced equivalent gate count and dynamic power savings.en_US
dc.languageengen_US
dc.relation.ispartofIEEE Transactions on Consumer Electronicsen_US
dc.sourceIEEE Transactions on Consumer Electronics [ISSN 0098-3063], v. 54 (2), p. 845-851, (Enero 2008)en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.subject.otherAutomatic voltage control-
dc.subject.otherMotion estimation-
dc.subject.otherPower dissipation-
dc.subject.otherReal time systems-
dc.subject.otherEncoding-
dc.titleA flexible template for H.264/AVC block matching motion estimation architecturesen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCE.2008.4560169en_US
dc.identifier.scopus2-s2.0-48749125632-
dc.identifier.isi000257285300095-
dcterms.isPartOfIeee Transactions On Consumer Electronics-
dcterms.sourceIeee Transactions On Consumer Electronics[ISSN 0098-3063],v. 54 (2), p. 845-851-
dc.contributor.authorscopusid57187722000-
dc.contributor.authorscopusid56006321500-
dc.contributor.authorscopusid6602389338-
dc.contributor.authorscopusid7404444793-
dc.contributor.authorscopusid35609452100-
dc.description.lastpage851en_US
dc.identifier.issue2-
dc.description.firstpage851en_US
dc.relation.volume54en_US
dc.investigacionIngeniería y Arquitectura-
dc.type2Artículoen_US
dc.identifier.wosWOS:000257285300095-
dc.contributor.daisngid465777-
dc.contributor.daisngid506422-
dc.contributor.daisngid800751-
dc.contributor.daisngid846472-
dc.contributor.daisngid116294-
dc.identifier.investigatorRIDL-6036-2014-
dc.identifier.investigatorRIDL-8108-2014-
dc.identifier.investigatorRIDL-6046-2014-
dc.identifier.investigatorRIDL-6017-2014-
dc.utils.revision-
dc.contributor.wosstandardWOS:Lopez, S-
dc.contributor.wosstandardWOS:Callico, GM-
dc.contributor.wosstandardWOS:Tobajas, F-
dc.contributor.wosstandardWOS:Lopez, JF-
dc.contributor.wosstandardWOS:Sarmiento, R-
dc.date.coverdateEnero 2008en_US
dc.identifier.ulpgc-
dc.description.jcr0,985
dc.description.jcrqQ2
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.orcid0000-0002-3784-5504-
crisitem.author.orcid0000-0002-3379-5052-
crisitem.author.orcid0000-0002-6304-2801-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
crisitem.author.fullNameMarrero Callicó, Gustavo Iván-
crisitem.author.fullNameTobajas Guerrero, Félix Bernardo-
crisitem.author.fullNameLópez Feliciano, José Francisco-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Appears in Collections:Artículos
Show simple item record

SCOPUSTM   
Citations

3
checked on Nov 17, 2024

WEB OF SCIENCETM
Citations

3
checked on Nov 17, 2024

Page view(s)

61
checked on May 4, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.