Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/45024
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Suárez, Néstor | en_US |
dc.contributor.author | Callicó, Gustavo M. | en_US |
dc.contributor.author | Sarmiento, Roberto | en_US |
dc.contributor.author | Santana, Octavio | en_US |
dc.contributor.author | Abbo, Anteneh A. | en_US |
dc.contributor.other | Callico, Gustavo Marrero | - |
dc.contributor.other | Sarmiento, Roberto | - |
dc.date.accessioned | 2018-11-22T06:41:02Z | - |
dc.date.available | 2018-11-22T06:41:02Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.isbn | 978-3-642-11801-2 | en_US |
dc.identifier.isbn | 3642118011 | |
dc.identifier.issn | 0302-9743 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/45024 | - |
dc.description.abstract | The Advanced Encryption Algorithm (AES) has been the most widely used symmetric block cipher technique for providing security to applications adopting Wireless Sensor Networks (WSN). In this Paper, an efficient software implementation of the AES algorithm is described running on an application specific processor (ASIP) platform that has been developed for use in low-power wireless sensor node designs with low memory requirements. Experimental results show that up to 46.3% reduction in cycle count is achievable through extensive code optimization. Hardware customization are proposed to the ASIP template to further improve the code performance. The gains include cycle count reductions of 33.1% and 45.2% for encryption and decryption, respectively and 21.6% reduction in code memory. | |
dc.language | eng | en_US |
dc.publisher | 0302-9743 | en_US |
dc.relation.ispartof | Lecture Notes in Computer Science | en_US |
dc.source | Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)[ISSN 0302-9743],v. 5953 LNCS, p. 326-335 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Advanced Encryption Standard (AES) | en_US |
dc.subject.other | Wireless Sensor Networks (WSN) | en_US |
dc.subject.other | code optimization | en_US |
dc.title | Processor customization for software implementation of the AES algorithm for wireless sensor networks | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dc.type | ConferenceObject | es |
dc.relation.conference | 19th International Workshop on Power and Timing Modeling, Optimization and Simulation | |
dc.relation.conference | 19th International Workshop on Power and Timing Modeling, Optimization and Simulation, PATMOS 2009 | |
dc.identifier.doi | 10.1007/978-3-642-11802-9_37 | |
dc.identifier.scopus | 77951143300 | - |
dc.identifier.isi | 000278807700033 | - |
dcterms.isPartOf | Integrated Circuit And System Design: Power And Timing Modeling, Optimization And Simulation | - |
dcterms.source | Integrated Circuit And System Design: Power And Timing Modeling, Optimization And Simulation[ISSN 0302-9743],v. 5953, p. 326-+ | - |
dc.contributor.authorscopusid | 35811216900 | - |
dc.contributor.authorscopusid | 56006321500 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.contributor.authorscopusid | 8662835500 | - |
dc.contributor.authorscopusid | 6601994781 | - |
dc.description.lastpage | 335 | - |
dc.description.firstpage | 326 | - |
dc.relation.volume | 5953 LNCS | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.identifier.wos | WOS:000278807700033 | - |
dc.contributor.daisngid | 3546587 | - |
dc.contributor.daisngid | 506422 | - |
dc.contributor.daisngid | 116294 | - |
dc.contributor.daisngid | 8580383 | - |
dc.contributor.daisngid | 2842227 | - |
dc.identifier.investigatorRID | L-6036-2014 | - |
dc.identifier.investigatorRID | No ID | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Suarez, N | |
dc.contributor.wosstandard | WOS:Callico, GM | |
dc.contributor.wosstandard | WOS:Sarmiento, R | |
dc.contributor.wosstandard | WOS:Santana, O | |
dc.contributor.wosstandard | WOS:Abbo, AA | |
dc.date.coverdate | Abril 2010 | |
dc.identifier.conferenceid | events120715 | |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 09-09-2009 | - |
crisitem.event.eventsstartdate | 09-09-2009 | - |
crisitem.event.eventsenddate | 11-09-2009 | - |
crisitem.event.eventsenddate | 11-09-2009 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Appears in Collections: | Actas de congresos |
SCOPUSTM
Citations
3
checked on Nov 24, 2024
WEB OF SCIENCETM
Citations
1
checked on Feb 25, 2024
Page view(s)
106
checked on Aug 17, 2024
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.