Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/45020
DC FieldValueLanguage
dc.contributor.authorRosales, Juan E.en_US
dc.contributor.authorTobajas, Félixen_US
dc.contributor.authorDe Armas, Valentinen_US
dc.contributor.authorMori, José A.en_US
dc.contributor.authorSarmiento, Robertoen_US
dc.date.accessioned2018-11-22T06:39:09Z-
dc.date.available2018-11-22T06:39:09Z-
dc.date.issued2011en_US
dc.identifier.isbn9780819486561en_US
dc.identifier.issn0277-786Xen_US
dc.identifier.urihttp://hdl.handle.net/10553/45020-
dc.description.abstractMultiprocessor System-on-Chip (MPSoCs) are emerging as one of the technologies providing a way to support the growing design complexity of embedded systems including several types of cores. The interconnection among cores of a MPSoC is proposed to be provided by Networks-on-Chip (NoC). In real applications it is usual to find different interconnection needs amongst cores, so distinct bandwidth is needed in each node of a NoC. Since larger FIFOs in NoC routers provide larger throughputs and smaller latencies, depths are usually sized for the worst case, compromising not only the routing area, but power consumption. In this paper, a reconfigurable router with a dynamic sharing mechanism of buffers at the input channels is proposed to reduce congestion in the network. In this situation, a channel may dynamically lend or borrow some non-used buffer units to or from neighboring channels, in accordance to the connection rates. The proposed reconfigurable router architecture was embedded in the Hermes NoC. The main advantages of the Hermes are its small size and modular design. This, as well as the open source approach, have lead to the selection of this NoC. The basic element of Hermes is a router with five bi-directional ports employing an XY routing algorithm. FIFO buffering is present only at the input channel, with all channels having the same buffer depth defined at design time. The proposed reconfigurable router has been coded in VHDL at RTL level from the adaptation of the Hermes router to fit into the proposed scheme. Results obtained from the simulation of the router under scenarios with different traffic characteristics and percentage of shared buffer, show that mean latency can be reduced up to a 30% in comparison to the original router.en_US
dc.languageengen_US
dc.relation.ispartofProceedings of SPIE - The International Society for Optical Engineeringen_US
dc.sourceProceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 8067 (80670H)en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherField programmable gate arraysen_US
dc.subject.otherMPSoCen_US
dc.subject.otherReconfigurabilityen_US
dc.subject.otherNetwork-on-Chipen_US
dc.titleDynamically reconfigurable router for NoC congestion reductionen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conferenceConference on VLSI Circuits and Systems Ven_US
dc.identifier.doi10.1117/12.887473en_US
dc.identifier.scopus79958049482-
dc.contributor.authorscopusid41361825200-
dc.contributor.authorscopusid6602389338-
dc.contributor.authorscopusid6603181073-
dc.contributor.authorscopusid41361609700-
dc.contributor.authorscopusid35609452100-
dc.identifier.issue80670H-
dc.relation.volume8067en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.date.coverdateJunio 2011en_US
dc.identifier.conferenceidevents121406-
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-TELen_US
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-3379-5052-
crisitem.author.orcid0000-0002-1017-8107-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameTobajas Guerrero, Félix Bernardo-
crisitem.author.fullNameDe Armas Sosa, Valentín-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Appears in Collections:Actas de congresos
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.