Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/44409
DC FieldValueLanguage
dc.contributor.authorCervero, T.en_US
dc.contributor.authorOtero, A.en_US
dc.contributor.authorDe La Torre, E.en_US
dc.contributor.authorLópez, S.en_US
dc.contributor.authorCallicó, G. M.en_US
dc.contributor.authorRiesgo, T.en_US
dc.contributor.authorSarmiento, R.en_US
dc.contributor.otherLopez, Sebastian-
dc.contributor.otherCallico, Gustavo Marrero-
dc.date.accessioned2018-11-21T22:49:48Z-
dc.date.available2018-11-21T22:49:48Z-
dc.date.issued2011en_US
dc.identifier.isbn9780819486561en_US
dc.identifier.issn0277-786Xen_US
dc.identifier.urihttp://hdl.handle.net/10553/44409-
dc.description.abstractOne of the most computational intensive tasks in recent video encoders and decoders is the deblocking filter. Its computational complexity is considerable, and it might take more than 30% of the total computational cost of the decoder execution. Nowadays, some of its limiting factors for reaching real-time capabilities are mainly related with memory and speed. Trying to deal with these factors, this paper proposes a novel Deblocking filter architecture which supports all filtering modes available in both the H.264/AVC and Scalable Video Coding (SVC) standards. It has been implemented in a hardware scalable architecture, which benefits of the parallelism and adaptability of the algorithm and which can be adapted dynamically in FPGAs.Regarding to the parallelism, this architecture mapping is capable of respecting data dependencies among MBs while several functional units (FU) are filtering data in parallel. Regarding scalability, the architecture is flexible enough for adapting its performance to the diverse environment demands. This fact is possible by increasing or decreasing the number of FUs, like in a systolic array. In this sense, this paper will present a composition between the FU proposed against the state-of-the art work.en_US
dc.languagespaen_US
dc.publisher0277-786Xen_US
dc.relation.ispartofProceedings of SPIE - The International Society for Optical Engineeringen_US
dc.sourceProceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 8067 (80670K)en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherMB-level parallelism SVC H.264/AVC FPGA Deblocking filteren_US
dc.titleScalable 2D architecture for H.264 SVC deblocking filter with reconfiguration capabilities for on-demand adaptationen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conferenceConference on VLSI Circuits and Systems Ven_US
dc.identifier.doi10.1117/12.887951en_US
dc.identifier.scopus79958061917-
dc.identifier.isi000292763900019-
dcterms.isPartOfVlsi Circuits And Systems V-
dcterms.sourceVlsi Circuits And Systems V[ISSN 0277-786X],v. 8067-
dc.contributor.authorscopusid34978225000-
dc.contributor.authorscopusid35868116400-
dc.contributor.authorscopusid6603668216-
dc.contributor.authorscopusid57187722000-
dc.contributor.authorscopusid56006321500-
dc.contributor.authorscopusid6602760583-
dc.contributor.authorscopusid35609452100-
dc.identifier.issue80670K-
dc.relation.volume8067en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.identifier.wosWOS:000292763900019-
dc.contributor.daisngid5352902-
dc.contributor.daisngid23822-
dc.contributor.daisngid34716851-
dc.contributor.daisngid626981-
dc.contributor.daisngid465777-
dc.contributor.daisngid506422-
dc.contributor.daisngid273151-
dc.contributor.daisngid116294-
dc.identifier.investigatorRIDL-8108-2014-
dc.identifier.investigatorRIDL-6036-2014-
dc.identifier.externalWOS:000292763900019-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Cervero, T-
dc.contributor.wosstandardWOS:Otero, A-
dc.contributor.wosstandardWOS:de la Torre, E-
dc.contributor.wosstandardWOS:Lopez, S-
dc.contributor.wosstandardWOS:Callico, GM-
dc.contributor.wosstandardWOS:Riesgo, T-
dc.contributor.wosstandardWOS:Sarmiento, R-
dc.date.coverdateJunio 2011en_US
dc.identifier.conferenceidevents121406-
dc.identifier.conferenceidevents120763-
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-INGen_US
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate18-04-2011-
crisitem.event.eventsenddate20-04-2011-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.orcid0000-0002-3784-5504-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameCervero García, Teresa Gloria-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
crisitem.author.fullNameMarrero Callicó, Gustavo Iván-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Appears in Collections:Actas de congresos
Show simple item record

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.