Please use this identifier to cite or link to this item:
https://accedacris.ulpgc.es/handle/10553/44403
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Otero, Andrés | en_US |
dc.contributor.author | Cervero, Teresa | en_US |
dc.contributor.author | De La Torre, Eduardo | en_US |
dc.contributor.author | López, Sebastián | en_US |
dc.contributor.author | Callicó, Gustavo M. | en_US |
dc.contributor.author | Riesgo, Teresa | en_US |
dc.contributor.author | Sarmiento, Roberto | en_US |
dc.date.accessioned | 2018-11-21T22:46:29Z | - |
dc.date.available | 2018-11-21T22:46:29Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 9781461413622 | - |
dc.identifier.isbn | 1461413613 | |
dc.identifier.isbn | 9781461413615 | |
dc.identifier.uri | https://accedacris.ulpgc.es/handle/10553/44403 | - |
dc.description.abstract | Systems relying on fixed hardware components with a static level of parallelism can suffer from an under use of logical resources, since they have to be designed for the worst-case scenario. This problem is especially important in video applications due to the emergence of new flexible standards, like Scalable Video Coding (SVC), which offer several levels of scalability. In this paper, Dynamic and Partial Reconfiguration (DPR) of modern FPGAs is used to achieve run-time variable parallelism, by using scalable architectures where the size can be adapted at run-time. Based on this proposal, a scalable Deblocking Filter core (DF), compliant with the H.264/AVC and SVC standards has been designed. This scalable DF allows run-time addition or removal of computational units working in parallel. Scalability is offered together with a scalable parallelization strategy at the macro block (MB) level, such that when the size of the architecture changes, MB filtering order is modified accordingly. | en_US |
dc.language | spa | en_US |
dc.relation.ispartof | Embedded Systems Design with FPGAs | en_US |
dc.source | Embedded Systems Design with FPGAs,v. 9781461413622, p. 173-199 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Filtering , Scalability , Arrays , Parallel processing , Static VAr compensators , Field programmable gate arrays , Reconfigurable architectures , scalable architecture , Deblocking Filter , H.264/AVC , SVC | en_US |
dc.title | Run-time scalable architecture for deblocking filtering in H.264/AVC and SVC video codecs | en_US |
dc.type | info:eu-repo/semantics/bookPart | es |
dc.type | Book | es |
dc.identifier.doi | 10.1007/978-1-4614-1362-2_8 | |
dc.identifier.scopus | 84908702392 | - |
dc.contributor.authorscopusid | 35868116400 | - |
dc.contributor.authorscopusid | 34978225000 | - |
dc.contributor.authorscopusid | 6603668216 | - |
dc.contributor.authorscopusid | 57187722000 | - |
dc.contributor.authorscopusid | 56006321500 | - |
dc.contributor.authorscopusid | 6602760583 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.description.lastpage | 199 | - |
dc.description.firstpage | 173 | - |
dc.relation.volume | 9781461413622 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Capítulo de libro | en_US |
dc.date.coverdate | Noviembre 2013 | |
dc.identifier.ulpgc | Sí | es |
item.fulltext | Sin texto completo | - |
item.grantfulltext | none | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-2360-6721 | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Cervero García, Teresa Gloria | - |
crisitem.author.fullName | López Suárez, Sebastián Miguel | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Appears in Collections: | Capítulo de libro |
SCOPUSTM
Citations
1
checked on May 1, 2025
Page view(s)
172
checked on Mar 15, 2025
Google ScholarTM
Check
Altmetric
Share
Export metadata
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.