Please use this identifier to cite or link to this item: https://accedacris.ulpgc.es/handle/10553/44403
DC FieldValueLanguage
dc.contributor.authorOtero, Andrésen_US
dc.contributor.authorCervero, Teresaen_US
dc.contributor.authorDe La Torre, Eduardoen_US
dc.contributor.authorLópez, Sebastiánen_US
dc.contributor.authorCallicó, Gustavo M.en_US
dc.contributor.authorRiesgo, Teresaen_US
dc.contributor.authorSarmiento, Robertoen_US
dc.date.accessioned2018-11-21T22:46:29Z-
dc.date.available2018-11-21T22:46:29Z-
dc.date.issued2013en_US
dc.identifier.isbn9781461413622-
dc.identifier.isbn1461413613
dc.identifier.isbn9781461413615
dc.identifier.urihttps://accedacris.ulpgc.es/handle/10553/44403-
dc.description.abstractSystems relying on fixed hardware components with a static level of parallelism can suffer from an under use of logical resources, since they have to be designed for the worst-case scenario. This problem is especially important in video applications due to the emergence of new flexible standards, like Scalable Video Coding (SVC), which offer several levels of scalability. In this paper, Dynamic and Partial Reconfiguration (DPR) of modern FPGAs is used to achieve run-time variable parallelism, by using scalable architectures where the size can be adapted at run-time. Based on this proposal, a scalable Deblocking Filter core (DF), compliant with the H.264/AVC and SVC standards has been designed. This scalable DF allows run-time addition or removal of computational units working in parallel. Scalability is offered together with a scalable parallelization strategy at the macro block (MB) level, such that when the size of the architecture changes, MB filtering order is modified accordingly.en_US
dc.languagespaen_US
dc.relation.ispartofEmbedded Systems Design with FPGAsen_US
dc.sourceEmbedded Systems Design with FPGAs,v. 9781461413622, p. 173-199en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherFiltering , Scalability , Arrays , Parallel processing , Static VAr compensators , Field programmable gate arrays , Reconfigurable architectures , scalable architecture , Deblocking Filter , H.264/AVC , SVCen_US
dc.titleRun-time scalable architecture for deblocking filtering in H.264/AVC and SVC video codecsen_US
dc.typeinfo:eu-repo/semantics/bookPartes
dc.typeBookes
dc.identifier.doi10.1007/978-1-4614-1362-2_8
dc.identifier.scopus84908702392-
dc.contributor.authorscopusid35868116400-
dc.contributor.authorscopusid34978225000-
dc.contributor.authorscopusid6603668216-
dc.contributor.authorscopusid57187722000-
dc.contributor.authorscopusid56006321500-
dc.contributor.authorscopusid6602760583-
dc.contributor.authorscopusid35609452100-
dc.description.lastpage199-
dc.description.firstpage173-
dc.relation.volume9781461413622-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Capítulo de libroen_US
dc.date.coverdateNoviembre 2013
dc.identifier.ulpgces
item.fulltextSin texto completo-
item.grantfulltextnone-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.orcid0000-0002-3784-5504-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameCervero García, Teresa Gloria-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
crisitem.author.fullNameMarrero Callicó, Gustavo Iván-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Appears in Collections:Capítulo de libro
Show simple item record

SCOPUSTM   
Citations

1
checked on May 1, 2025

Page view(s)

172
checked on Mar 15, 2025

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.