Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/44000
DC FieldValueLanguage
dc.contributor.authorPérez Suárez, Santiago T.en_US
dc.contributor.authorTravieso González, Carlos M.en_US
dc.contributor.authorAlonso Hernández, Jesús B.en_US
dc.date.accessioned2018-11-21T19:28:30Z-
dc.date.available2018-11-21T19:28:30Z-
dc.date.issued2013en_US
dc.identifier.issn1424-8220en_US
dc.identifier.urihttp://hdl.handle.net/10553/44000-
dc.description.abstractThis article presents a design methodology for designing an artificial neural network as an equalizer for a binary signal. Firstly, the system is modelled in floating point format using Matlab. Afterward, the design is described for a Field Programmable Gate Array (FPGA) using fixed point format. The FPGA design is based on the System Generator from Xilinx, which is a design tool over Simulink of Matlab. System Generator allows one to design in a fast and flexible way. It uses low level details of the circuits and the functionality of the system can be fully tested. System Generator can be used to check the architecture and to analyse the effect of the number of bits on the system performance. Finally the System Generator design is compiled for the Xilinx Integrated System Environment (ISE) and the system is described using a hardware description language. In ISE the circuits are managed with high level details and physical performances are obtained. In the Conclusions section, some modifications are proposed to improve the methodology and to ensure portability across FPGA manufacturersen_US
dc.languagespaen_US
dc.publisher1424-8220-
dc.relation.ispartofSensorsen_US
dc.sourceSensors (Switzerland)[ISSN 1424-8220],v. 13, p. 16829-16850en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherequalizer; AWGN; neural network; FPGA; floating point; fixed point; Matlab; Simulink; System Generator; ISEen_US
dc.titleDesign methodology of an equalizer for unipolar non return to zero binary signals in the presence of additive white Gaussian Noise using a time delay neural network on a field programmable gate arrayen_US
dc.typeinfo:eu-repo/semantics/Articlees
dc.typeArticlees
dc.identifier.doi10.3390/s131216829
dc.identifier.scopus84889843316-
dc.identifier.isi000330220600053
dc.contributor.authorscopusid55245994300-
dc.contributor.authorscopusid6602376272-
dc.contributor.authorscopusid24774957200-
dc.description.lastpage16850-
dc.description.firstpage16829-
dc.relation.volume13-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.contributor.daisngid9696864
dc.contributor.daisngid265761
dc.contributor.daisngid418703
dc.contributor.wosstandardWOS:Suarez, STP
dc.contributor.wosstandardWOS:Gonzalez, CMT
dc.contributor.wosstandardWOS:Hernandez, JBA
dc.date.coverdateDiciembre 2013
dc.identifier.ulpgces
dc.description.sjr0,627
dc.description.jcr2,048
dc.description.sjrqQ1
dc.description.jcrqQ2
dc.description.scieSCIE
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.author.deptDepartamento de Señales y Comunicaciones-
crisitem.author.deptGIR IDeTIC: División de Procesado Digital de Señales-
crisitem.author.deptIU para el Desarrollo Tecnológico y la Innovación-
crisitem.author.deptDepartamento de Señales y Comunicaciones-
crisitem.author.deptGIR IDeTIC: División de Procesado Digital de Señales-
crisitem.author.deptIU para el Desarrollo Tecnológico y la Innovación-
crisitem.author.deptDepartamento de Señales y Comunicaciones-
crisitem.author.orcid0000-0001-5702-4773-
crisitem.author.orcid0000-0002-4621-2768-
crisitem.author.orcid0000-0002-7866-585X-
crisitem.author.parentorgIU para el Desarrollo Tecnológico y la Innovación-
crisitem.author.parentorgIU para el Desarrollo Tecnológico y la Innovación-
crisitem.author.fullNamePérez Suárez, Santiago Tomás-
crisitem.author.fullNameTravieso González, Carlos Manuel-
crisitem.author.fullNameAlonso Hernández, Jesús Bernardino-
Appears in Collections:Artículos
Thumbnail
Adobe PDF (568,67 kB)
Show simple item record

SCOPUSTM   
Citations

3
checked on Nov 10, 2024

WEB OF SCIENCETM
Citations

2
checked on Nov 10, 2024

Page view(s)

56
checked on Dec 31, 2023

Download(s)

90
checked on Dec 31, 2023

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.