Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/42202
DC Field | Value | Language |
---|---|---|
dc.contributor.author | García, José C. | en_US |
dc.contributor.author | Montiel-Nelson, Juan A. | en_US |
dc.contributor.author | Nooshabadi, Saeid | en_US |
dc.date.accessioned | 2018-10-22T11:00:09Z | - |
dc.date.available | 2018-10-22T11:00:09Z | - |
dc.date.issued | 2018 | en_US |
dc.identifier.issn | 1546-1998 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/42202 | - |
dc.description.abstract | This paper reviews a number of single voltage supply driver schemes for the on-chip parallel buses in the deep sub-micron CMOS technology, and presents the comprehensive efficiency analysis of delay, and energy that are affected by the coupling capacitance. In addition, we present a new charge recycling (CR) driver scheme structure that achieves a better energy-delay product reduction when connected to a long interconnect line. The performance of each scheme is thoroughly examined using the HSPICE simulation on the benchmark bus circuits. The paper also performs a noise analysis for each schemes. For specific UMC 65 nm CMOS technology, we present a solution which can reduce energy-delay product beyond 15% for interconnect lines longer than 2 mm. | en_US |
dc.language | eng | en_US |
dc.publisher | 1546-1998 | - |
dc.relation.ispartof | Journal of Low Power Electronics | en_US |
dc.source | Journal of Low Power Electronics[ISSN 1546-1998],v. 14, p. 428-438 | en_US |
dc.subject | 220307 Circuitos integrados | en_US |
dc.subject | 2203 Electrónica | en_US |
dc.subject.other | Charge recycling technique | en_US |
dc.subject.other | CMOS | en_US |
dc.subject.other | Driver | en_US |
dc.subject.other | Interconnect line | en_US |
dc.subject.other | Low power | en_US |
dc.subject.other | Low threshold voltage | en_US |
dc.title | Low swing charge recycling driver for on-chip interconnect | en_US |
dc.type | info:eu-repo/semantics/Article | es |
dc.type | Article | es |
dc.identifier.doi | 10.1166/jolpe.2018.1574 | |
dc.identifier.scopus | 85055005652 | |
dc.identifier.isi | 000446545900006 | |
dc.contributor.authorscopusid | 9639270900 | |
dc.contributor.authorscopusid | 6603626866 | |
dc.contributor.authorscopusid | 6602486254 | |
dc.description.lastpage | 438 | - |
dc.identifier.issue | 3 | - |
dc.description.firstpage | 428 | - |
dc.relation.volume | 14 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Artículo | en_US |
dc.contributor.daisngid | 29357666 | |
dc.contributor.daisngid | 480589 | |
dc.contributor.daisngid | 184255 | |
dc.contributor.wosstandard | WOS:Garcia, JC | |
dc.contributor.wosstandard | WOS:Montiel-Nelson, JA | |
dc.contributor.wosstandard | WOS:Nooshabadi, S | |
dc.date.coverdate | Septiembre 2018 | |
dc.identifier.ulpgc | Sí | es |
dc.description.sjr | 0,14 | |
dc.description.sjrq | Q4 | |
dc.description.esci | ESCI | |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0003-4323-8097 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | García Montesdeoca,José Carlos | - |
crisitem.author.fullName | Montiel Nelson, Juan Antonio | - |
Appears in Collections: | Artículos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.