Identificador persistente para citar o vincular este elemento: https://accedacris.ulpgc.es/handle/10553/135467
Campo DC Valoridioma
dc.contributor.authorEneriz, Daniel-
dc.contributor.authorRodriguez-Almeida, Antonio J.-
dc.contributor.authorFabelo, Himar-
dc.contributor.authorCallicó, Gustavo M.-
dc.contributor.authorMedrano, Nicolas J.-
dc.contributor.authorCalvo, Belen-
dc.date.accessioned2025-01-20T13:01:30Z-
dc.date.available2025-01-20T13:01:30Z-
dc.date.issued2024-
dc.identifier.isbn9798350380385-
dc.identifier.issn2639-3859-
dc.identifier.otherScopus-
dc.identifier.urihttps://accedacris.ulpgc.es/handle/10553/135467-
dc.description.abstractThis work presents a Field-Programmable Gate Array (FPGA) implementation of a U-Net-based model for heart sound segmentation, building on previous hardware optimization efforts. By converting model parameters to Read-Only Memories instead of Advanced eXtensible Interface (AXI) ports, Block Random Access Memory consumption decreased significantly, from 99% to 58%. Additionally, latency was reduced from 29.27 to 17.66 ms as estimated during High-Level Synthesis (HLS) cosimulation. The U-Net block was integrated into a block design, connected to the Zynq Processing System, facilitating model evaluation on the PYNQ-Z2 board. Model accuracy reached 91.14%, close to HLS C simulation results and high-level Python description. FPGA measured latency was 17.77±0.01 ms, achieving real-time performance, with power consumption estimated at 134±14 mW. Energy per inference was calculated at 2.38±0.07 mJ. A power reduction study showed a 22 % decrease in minimum power consumption compared to default settings, but no significant reduction in energy consumption was observed. This study offers insights for future optimizations, highlighting the applicability of FPGA-based heart sound segmentation in real-world scenarios, and setting the specifications for a potential hand-held device based on this design.-
dc.languageeng-
dc.relation.ispartof2024 27Th Euromicro Conference On Digital System Design, Dsd 2024-
dc.sourceProceedings - 2024 27th Euromicro Conference on Digital System Design, DSD 2024[EISSN ], p. 596-603, (Enero 2024)-
dc.subject3314 Tecnología médica-
dc.subject.otherCardiovascular Disease (Cvd) Detection Computer-Aid Diagnostic-
dc.subject.otherConvolutional Neural Networks (Cnns)-
dc.subject.otherDeep Learning-
dc.subject.otherEdge Ai-
dc.subject.otherEmbedded Systems-
dc.subject.otherField-Programmable Gate Array (Fpga)-
dc.subject.otherHeart Sound Segmentation-
dc.titleLow-Power Implementation of a U-Net-based Model for Heart Sound Segmentation on a Low-Cost FPGA-
dc.typeinfo:eu-repo/semantics/conferenceObject-
dc.typeConferenceObject-
dc.relation.conference27th Euromicro Conference on Digital System Design, DSD 2024-
dc.identifier.doi10.1109/DSD64264.2024.00085-
dc.identifier.scopus85211912893-
dc.identifier.isi001414927800076-
dc.contributor.orcidNO DATA-
dc.contributor.orcidNO DATA-
dc.contributor.orcidNO DATA-
dc.contributor.orcidNO DATA-
dc.contributor.orcidNO DATA-
dc.contributor.orcidNO DATA-
dc.contributor.authorscopusid57218215447-
dc.contributor.authorscopusid57838532200-
dc.contributor.authorscopusid56405568500-
dc.contributor.authorscopusid56006321500-
dc.contributor.authorscopusid16175729700-
dc.contributor.authorscopusid7005431666-
dc.description.lastpage603-
dc.description.firstpage596-
dc.investigacionIngeniería y Arquitectura-
dc.type2Actas de congresos-
dc.contributor.daisngidNo ID-
dc.contributor.daisngidNo ID-
dc.contributor.daisngidNo ID-
dc.contributor.daisngidNo ID-
dc.contributor.daisngidNo ID-
dc.contributor.daisngidNo ID-
dc.description.numberofpages8-
dc.utils.revision-
dc.contributor.wosstandardWOS:Enériz, D-
dc.contributor.wosstandardWOS:Rodriguez-Almeida, AJ-
dc.contributor.wosstandardWOS:Fabelo, H-
dc.contributor.wosstandardWOS:Callico, GM-
dc.contributor.wosstandardWOS:Medrano, NJ-
dc.contributor.wosstandardWOS:Calvo, B-
dc.date.coverdateEnero 2024-
dc.identifier.conferenceidevents155559-
dc.identifier.ulpgc-
dc.contributor.buulpgcBU-TEL-
item.fulltextSin texto completo-
item.grantfulltextnone-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-9794-490X-
crisitem.author.orcid0000-0002-3784-5504-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameFabelo Gómez, Himar Antonio-
crisitem.author.fullNameMarrero Callicó, Gustavo Iván-
crisitem.event.eventsstartdate30-05-2024-
crisitem.event.eventsenddate31-05-2024-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.