Identificador persistente para citar o vincular este elemento:
https://accedacris.ulpgc.es/handle/10553/135467
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Eneriz, Daniel | - |
dc.contributor.author | Rodriguez-Almeida, Antonio J. | - |
dc.contributor.author | Fabelo, Himar | - |
dc.contributor.author | Callicó, Gustavo M. | - |
dc.contributor.author | Medrano, Nicolas J. | - |
dc.contributor.author | Calvo, Belen | - |
dc.date.accessioned | 2025-01-20T13:01:30Z | - |
dc.date.available | 2025-01-20T13:01:30Z | - |
dc.date.issued | 2024 | - |
dc.identifier.isbn | 9798350380385 | - |
dc.identifier.issn | 2639-3859 | - |
dc.identifier.other | Scopus | - |
dc.identifier.uri | https://accedacris.ulpgc.es/handle/10553/135467 | - |
dc.description.abstract | This work presents a Field-Programmable Gate Array (FPGA) implementation of a U-Net-based model for heart sound segmentation, building on previous hardware optimization efforts. By converting model parameters to Read-Only Memories instead of Advanced eXtensible Interface (AXI) ports, Block Random Access Memory consumption decreased significantly, from 99% to 58%. Additionally, latency was reduced from 29.27 to 17.66 ms as estimated during High-Level Synthesis (HLS) cosimulation. The U-Net block was integrated into a block design, connected to the Zynq Processing System, facilitating model evaluation on the PYNQ-Z2 board. Model accuracy reached 91.14%, close to HLS C simulation results and high-level Python description. FPGA measured latency was 17.77±0.01 ms, achieving real-time performance, with power consumption estimated at 134±14 mW. Energy per inference was calculated at 2.38±0.07 mJ. A power reduction study showed a 22 % decrease in minimum power consumption compared to default settings, but no significant reduction in energy consumption was observed. This study offers insights for future optimizations, highlighting the applicability of FPGA-based heart sound segmentation in real-world scenarios, and setting the specifications for a potential hand-held device based on this design. | - |
dc.language | eng | - |
dc.relation.ispartof | 2024 27Th Euromicro Conference On Digital System Design, Dsd 2024 | - |
dc.source | Proceedings - 2024 27th Euromicro Conference on Digital System Design, DSD 2024[EISSN ], p. 596-603, (Enero 2024) | - |
dc.subject | 3314 Tecnología médica | - |
dc.subject.other | Cardiovascular Disease (Cvd) Detection Computer-Aid Diagnostic | - |
dc.subject.other | Convolutional Neural Networks (Cnns) | - |
dc.subject.other | Deep Learning | - |
dc.subject.other | Edge Ai | - |
dc.subject.other | Embedded Systems | - |
dc.subject.other | Field-Programmable Gate Array (Fpga) | - |
dc.subject.other | Heart Sound Segmentation | - |
dc.title | Low-Power Implementation of a U-Net-based Model for Heart Sound Segmentation on a Low-Cost FPGA | - |
dc.type | info:eu-repo/semantics/conferenceObject | - |
dc.type | ConferenceObject | - |
dc.relation.conference | 27th Euromicro Conference on Digital System Design, DSD 2024 | - |
dc.identifier.doi | 10.1109/DSD64264.2024.00085 | - |
dc.identifier.scopus | 85211912893 | - |
dc.identifier.isi | 001414927800076 | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.orcid | NO DATA | - |
dc.contributor.authorscopusid | 57218215447 | - |
dc.contributor.authorscopusid | 57838532200 | - |
dc.contributor.authorscopusid | 56405568500 | - |
dc.contributor.authorscopusid | 56006321500 | - |
dc.contributor.authorscopusid | 16175729700 | - |
dc.contributor.authorscopusid | 7005431666 | - |
dc.description.lastpage | 603 | - |
dc.description.firstpage | 596 | - |
dc.investigacion | Ingeniería y Arquitectura | - |
dc.type2 | Actas de congresos | - |
dc.contributor.daisngid | No ID | - |
dc.contributor.daisngid | No ID | - |
dc.contributor.daisngid | No ID | - |
dc.contributor.daisngid | No ID | - |
dc.contributor.daisngid | No ID | - |
dc.contributor.daisngid | No ID | - |
dc.description.numberofpages | 8 | - |
dc.utils.revision | Sí | - |
dc.contributor.wosstandard | WOS:Enériz, D | - |
dc.contributor.wosstandard | WOS:Rodriguez-Almeida, AJ | - |
dc.contributor.wosstandard | WOS:Fabelo, H | - |
dc.contributor.wosstandard | WOS:Callico, GM | - |
dc.contributor.wosstandard | WOS:Medrano, NJ | - |
dc.contributor.wosstandard | WOS:Calvo, B | - |
dc.date.coverdate | Enero 2024 | - |
dc.identifier.conferenceid | events155559 | - |
dc.identifier.ulpgc | Sí | - |
dc.contributor.buulpgc | BU-TEL | - |
item.fulltext | Sin texto completo | - |
item.grantfulltext | none | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-9794-490X | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Fabelo Gómez, Himar Antonio | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
crisitem.event.eventsstartdate | 30-05-2024 | - |
crisitem.event.eventsenddate | 31-05-2024 | - |
Colección: | Actas de congresos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.