Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/121783
Title: Error masking with approximate logic circuits using dynamic probability estimations
Authors: Sánchez Clemente, Antonio José 
Entrena, L.
Garcia-Valderas, M.
UNESCO Clasification: 330790 Microelectrónica
Keywords: Approximate circuit
Error detection and correction
signal probability
Soft error
testability
Issue Date: 2014
Journal: Proceedings of the 2014 IEEE 20th International On-Line Testing Symposium, IOLTS 2014
Conference: IEEE 20th International On-Line Testing Symposium, IOLTS 2014
Abstract: Approximate logic circuits can be used in hardware redundancy approaches to reduce the overheads at the expense of slightly sacrificing robustness. However, a major drawback of existing logic approximation methods lies in the difficulty of estimating the effect of approximations in the total error probability and therefore to identify and select optimal approximation transformations. In this work, we propose an approach to build approximate logic circuits for a given acceptable error target. Using signal probabilities, we can dynamically estimate the probability of error that can be expected when an approximation is taken, use it to iteratively select optimal transformations and keep an estimation of the total error probability in order to stick to a given target. Experimental results show how this approach can be used to generate optimal approximate logic circuits for any particular tradeoff between robustness and area overhead.
URI: http://hdl.handle.net/10553/121783
ISBN: 9781479953233
DOI: 10.1109/IOLTS.2014.6873685
Appears in Collections:Actas de congresos
Show full item record

SCOPUSTM   
Citations

12
checked on Nov 17, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.