Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/121749
Título: Partial TMR in FPGAs Using Approximate Logic Circuits
Autores/as: Sánchez Clemente, Antonio José 
Entrena, L.
Garcia-Valderas, M.
Clasificación UNESCO: 330790 Microelectrónica
Palabras clave: Approximate circuit | FPGA | selective mitigation | single event upset | triple modular redundancy
Fecha de publicación: 2016
Publicación seriada: IEEE Transactions on Nuclear Science
Conferencia: European Conference on Radiation and its Effects on Components and Systems, RADECS 2015
Resumen: TMR is a very effective technique to mitigate SEU effects in FPGAs, but it is often expensive in terms of FPGA resource utilization and power consumption. For certain applications, Partial TMR can be used to trade off the reliability with the cost of mitigation. In this work we propose a new approach to build Partial TMR circuits for FPGAs using approximate logic circuits. This approach is scalable, with a fine granularity, and can provide a flexible balance between reliability and overheads. The proposed approach has been validated by the results of fault injection experiments and proton irradiation campaigns.
URI: http://hdl.handle.net/10553/121749
ISBN: 9781509002313
ISSN: 0018-9499
DOI: 10.1109/TNS.2016.2541700
Colección:Artículos
Adobe PDF (924,95 kB)
Vista completa

Citas SCOPUSTM   

37
actualizado el 17-nov-2024

Citas de WEB OF SCIENCETM
Citations

34
actualizado el 17-nov-2024

Visitas

10
actualizado el 22-jul-2023

Descargas

8
actualizado el 22-jul-2023

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.