Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/120334
Título: Speeding up FPGA Prototyping on Space Programs with HLS Workflow. Use Case: Video Compression On-board Satellites
Autores/as: Barrios Alfaro,Yubal 
Neris Tomé, Romén 
Guerra Hernández,Raúl Celestino 
López Suárez, Sebastián Miguel 
Sarmiento Rodríguez, Roberto 
Clasificación UNESCO: 3307 Tecnología electrónica
Palabras clave: Satellites
Space missions
Instruments
Video sequences
Video compression
Fecha de publicación: 2022
Editor/a: Proceedings (Conference on Design of Circuits and Integrated Circuits)
Proyectos: Video Imaging Demonstrator for Earth Observation  
Conferencia: 37th Conference on Design of Circuits and Integrated Circuits (DCIS 2022) 
Resumen: The complexity of electronics systems has increased in the last years, which is mainly motivated by the computational capabilities offered by technologies such as FPGAs and SoCs. This requires a change of paradigm in the design methodology, since traditional workflows based on RTL descriptions can prolong in excess the development and verification time when the complexity of the design increases. This is a bottleneck for certain applications, such as the space industry, where mission programs are hardly constrained and delays are not allowed. This work analyses the alternative of following the High-Level Synthesis methodology, which allows to reduce both design and verification time. In addition, prototyping is also accelerated and a design space exploration of complex hardware architectures can be performed at early stages of the design flow. As use case to demonstrate the viability of following this design methodology, a video compression chain based on the CCSDS 123.0-B-2 standard is fully developed in HLS and implemented on FPGA. The designed compression chain is detailed, including the directives inserted to optimize the design. Finally, the test set-up employed for the validation on a Xilinx Kintex UltraScale XCKU040 FPGA is explained and some preliminary results are presented in terms of resources utilization and frame rate, accomplishing the objectives defined in the H2020 VIDEO project.
URI: http://hdl.handle.net/10553/120334
ISBN: 9781665459501
ISSN: 2640-5563
DOI: 10.1109/DCIS55711.2022.9970056
Fuente: DCIS 2022 - Proceedings of the 37th Conference on Design of Circuits and Integrated Systems
Colección:Actas de congresos
Vista completa

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.