Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/107152
DC FieldValueLanguage
dc.contributor.authorBáez Quevedo, Abelardoen_US
dc.contributor.authorFabelo Gómez, Himar Antonioen_US
dc.contributor.authorOrtega Sarmiento, Samuelen_US
dc.contributor.authorMarrero Callicó, Gustavo Ivánen_US
dc.contributor.authorSarmiento Rodríguez, Robertoen_US
dc.date.accessioned2021-05-10T10:06:28Z-
dc.date.available2021-05-10T10:06:28Z-
dc.date.issued2019en_US
dc.identifier.urihttp://hdl.handle.net/10553/107152-
dc.description.abstractNowadays, High-Level Synthesis (HLS) methods and tools are a highly relevant area in the strategy of several leading companies in the field of System on Chips (SoCs) and Field Programmable Gate Arrays (FPGAs). HLS allows FPGA manufactures to widen the target market, smoothing the existing barriers that prevented potential users from adopting reconfigurable hardware technologies and easing the work of system developers, who benefit from integrated and automated design workflows, considerably reducing the “time to market” constrain. On the other hand, although many advances have been made in this research field, there are some uncertainties about the quality and performance of the designs that results from the use of HLS processes. Since HLS tools increase the level of abstraction, it is necessary to evaluate if the possible performance losses compensate the design time reduction. For these reasons, it is highly important to know how to write efficient code for HLS tools, being mandatory a good understanding of the HLS methods to achieve the best results. In this paper, an optimization of the HLS methodology by code refactoring using SDSoCTM (Software-Defined System-On-Chip) is presented. Several options were analyzed for each alternative through the code refactoring of a multiclass Support Vector Machine (SVM) classifier written in C, using the programmable logic of a Zynq®-7000 SoC device by Xilinx. Thus, a quantitative evaluation of the results achieved is presented order to provide designers with a methodology that will speed up their implementationsen_US
dc.languageengen_US
dc.relationPlataforma H2/Sw Distribuida Para El Procesamiento Inteligente de Información Sensorial Heterogenea en Aplicaciones de Supervisión de Grandes Espacios Naturalesen_US
dc.relationIdentificación Hiperespectral de Tumores Cerebrales (Ithaca)en_US
dc.subject220990 Tratamiento digital. Imágenesen_US
dc.subject.otherHigh-Level Synthesisen_US
dc.subject.otherHLSen_US
dc.subject.otherSDSoCen_US
dc.subject.otherSupport vector mcahinesen_US
dc.subject.otherSVMen_US
dc.subject.otherHardware friendly codeen_US
dc.subject.otherZynqen_US
dc.titleHLS code refactoring using SDSoC applied to multiclass SVM classification of Hyperspectral Imagesen_US
dc.typeinfo:eu-repo/semantics/lectureen_US
dc.typeLectureen_US
dc.relation.conference34th Conference on Design of Circuits and Integrated Systems, DCIS 2019en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Ponenciaen_US
dc.utils.revisionen_US
dc.identifier.ulpgcen_US
dc.identifier.ulpgcen_US
dc.identifier.ulpgcen_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-INGen_US
dc.contributor.buulpgcBU-INGen_US
dc.contributor.buulpgcBU-INGen_US
dc.contributor.buulpgcBU-INGen_US
item.grantfulltextopen-
item.fulltextCon texto completo-
crisitem.project.principalinvestigatorLópez Suárez, Sebastián Miguel-
crisitem.project.principalinvestigatorMarrero Callicó, Gustavo Iván-
crisitem.event.eventsstartdate20-11-2019-
crisitem.event.eventsenddate22-11-2019-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-2767-6898-
crisitem.author.orcid0000-0002-9794-490X-
crisitem.author.orcid0000-0002-7519-954X-
crisitem.author.orcid0000-0002-3784-5504-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameBáez Quevedo, Abelardo-
crisitem.author.fullNameFabelo Gómez, Himar Antonio-
crisitem.author.fullNameOrtega Sarmiento,Samuel-
crisitem.author.fullNameMarrero Callicó, Gustavo Iván-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Appears in Collections:Ponencias
Thumbnail
Adobe PDF (1,95 MB)
Show simple item record

Page view(s)

120
checked on Jun 15, 2024

Download(s)

157
checked on Jun 15, 2024

Google ScholarTM

Check


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.