Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/107152
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Báez Quevedo, Abelardo | en_US |
dc.contributor.author | Fabelo Gómez, Himar Antonio | en_US |
dc.contributor.author | Ortega Sarmiento, Samuel | en_US |
dc.contributor.author | Marrero Callicó, Gustavo Iván | en_US |
dc.contributor.author | Sarmiento Rodríguez, Roberto | en_US |
dc.date.accessioned | 2021-05-10T10:06:28Z | - |
dc.date.available | 2021-05-10T10:06:28Z | - |
dc.date.issued | 2019 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/107152 | - |
dc.description.abstract | Nowadays, High-Level Synthesis (HLS) methods and tools are a highly relevant area in the strategy of several leading companies in the field of System on Chips (SoCs) and Field Programmable Gate Arrays (FPGAs). HLS allows FPGA manufactures to widen the target market, smoothing the existing barriers that prevented potential users from adopting reconfigurable hardware technologies and easing the work of system developers, who benefit from integrated and automated design workflows, considerably reducing the “time to market” constrain. On the other hand, although many advances have been made in this research field, there are some uncertainties about the quality and performance of the designs that results from the use of HLS processes. Since HLS tools increase the level of abstraction, it is necessary to evaluate if the possible performance losses compensate the design time reduction. For these reasons, it is highly important to know how to write efficient code for HLS tools, being mandatory a good understanding of the HLS methods to achieve the best results. In this paper, an optimization of the HLS methodology by code refactoring using SDSoCTM (Software-Defined System-On-Chip) is presented. Several options were analyzed for each alternative through the code refactoring of a multiclass Support Vector Machine (SVM) classifier written in C, using the programmable logic of a Zynq®-7000 SoC device by Xilinx. Thus, a quantitative evaluation of the results achieved is presented order to provide designers with a methodology that will speed up their implementations | en_US |
dc.language | eng | en_US |
dc.relation | Plataforma H2/Sw Distribuida Para El Procesamiento Inteligente de Información Sensorial Heterogenea en Aplicaciones de Supervisión de Grandes Espacios Naturales | en_US |
dc.relation | Identificación Hiperespectral de Tumores Cerebrales (Ithaca) | en_US |
dc.subject | 220990 Tratamiento digital. Imágenes | en_US |
dc.subject.other | High-Level Synthesis | en_US |
dc.subject.other | HLS | en_US |
dc.subject.other | SDSoC | en_US |
dc.subject.other | Support vector mcahines | en_US |
dc.subject.other | SVM | en_US |
dc.subject.other | Hardware friendly code | en_US |
dc.subject.other | Zynq | en_US |
dc.title | HLS code refactoring using SDSoC applied to multiclass SVM classification of Hyperspectral Images | en_US |
dc.type | info:eu-repo/semantics/lecture | en_US |
dc.type | Lecture | en_US |
dc.relation.conference | 34th Conference on Design of Circuits and Integrated Systems, DCIS 2019 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Ponencia | en_US |
dc.utils.revision | Sí | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.contributor.buulpgc | BU-ING | en_US |
dc.contributor.buulpgc | BU-ING | en_US |
dc.contributor.buulpgc | BU-ING | en_US |
dc.contributor.buulpgc | BU-ING | en_US |
item.fulltext | Con texto completo | - |
item.grantfulltext | open | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0003-2767-6898 | - |
crisitem.author.orcid | 0000-0002-9794-490X | - |
crisitem.author.orcid | 0000-0002-7519-954X | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Báez Quevedo, Abelardo | - |
crisitem.author.fullName | Fabelo Gómez, Himar Antonio | - |
crisitem.author.fullName | Ortega Sarmiento,Samuel | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
crisitem.event.eventsstartdate | 20-11-2019 | - |
crisitem.event.eventsenddate | 22-11-2019 | - |
crisitem.project.principalinvestigator | López Suárez, Sebastián Miguel | - |
crisitem.project.principalinvestigator | Marrero Callicó, Gustavo Iván | - |
Colección: | Ponencias |
Visitas
120
actualizado el 15-jun-2024
Descargas
157
actualizado el 15-jun-2024
Google ScholarTM
Verifica
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.