Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/72921
Campo DC Valoridioma
dc.contributor.authorQuintana, F.en_US
dc.contributor.authorEspasa, Ren_US
dc.contributor.authorValero, Men_US
dc.date.accessioned2020-06-03T09:29:23Z-
dc.date.available2020-06-03T09:29:23Z-
dc.date.issued1998en_US
dc.identifier.isbn978-0-8186-8332-9en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/72921-
dc.description.abstractThe goal of this paper is to show that instruction level parallelism (ILP) and data-level parallelism (DLP) can be merged in a single architecture to execute vectorizable code at a performance level that can not be achieved using either paradigm on its own. We will show that the combination of the two techniques yields very high performance at a low cost and a low complexity. We will show that this architecture can reach a performance equivalent to a superscalar processor that sustained 10 instructions per cycle. We will see that the machine exploiting both types of parallelism improves upon the ILP-only machine by factors of 1.5-1.8. We also present a study on the scalability of both paradigms and show that, when we increase resources to reach a 16-issue machine, the advantage of the ILP+DLP machine over the ILP-only machine increases up to 2.0-3.45. While the peak achieved IPC for the ILP machine is 4, the ILP+DLP machine exceeds 10 instructions per cycle.en_US
dc.languageengen_US
dc.sourceProceedings Of The Sixth Euromicro Workshop On Parallel And Distributed Processing - Pdp '98, p. 217-224, (1998)en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.titleA case for merging the ILP and DLP paradigmsen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference6th Euromicro Workshop on Parallel and Distributed Processing (PDP 98)en_US
dc.identifier.doi10.1109/EMPDP.1998.647201en_US
dc.identifier.isi000072047000029-
dc.description.lastpage224en_US
dc.description.firstpage217en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.contributor.daisngid6058715-
dc.contributor.daisngid12960531-
dc.contributor.daisngid32226537-
dc.description.numberofpages8en_US
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Quintana, F-
dc.contributor.wosstandardWOS:Espasa, R-
dc.contributor.wosstandardWOS:Valero, M-
dc.date.coverdate1998en_US
dc.identifier.conferenceidevents120228-
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUCES: Computación inteligente, percepción y big data-
crisitem.author.deptIU de Cibernética, Empresa y Sociedad (IUCES)-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0001-8951-5040-
crisitem.author.parentorgIU de Cibernética, Empresa y Sociedad (IUCES)-
crisitem.author.fullNameQuintana Domínguez, Francisca Candelaria-
crisitem.event.eventsstartdate21-01-1998-
crisitem.event.eventsenddate23-01-1998-
Colección:Actas de congresos
Vista resumida

Visitas

56
actualizado el 02-dic-2023

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.