Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/72779
Campo DC Valoridioma
dc.contributor.authorBenítez, Domingoen_US
dc.date.accessioned2020-05-26T14:07:41Z-
dc.date.available2020-05-26T14:07:41Z-
dc.date.issued2003en_US
dc.identifier.issn1383-7621en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/72779-
dc.description.abstractReconfigurable architectures combine a programmable-visible interface and the high-level aspects of a computer's design. The goal of this work is to explore the architectural behaviour of remote reconfigurable systems that are part of general-purpose computers. Our approach analyses various issues arising from the connection of processors with FPGA-based microarchitecture to an existing commodity microprocessor via a standard bus. The quantitative evaluation considers image-processing applications and shows that the maximum performance depends on the amount of data processed by the reconfigurable hardware. Taking images with 256 x 256 pixels, a moderate FPGA capacity of IE+5 logic blocks provides two orders of magnitude of performance improvement over a Pentium. III processor for most of our benchmarks. However, the performance benefits exhibited by reconfigurable architectures may be deeply influenced by some design parameters. This paper studies the impact of hardware capacity, reconfiguration time, memory organisation, and bus bandwidth on the performance achieved by FPGA-based systems. Those image-processing benchmarks that can exhibit high-performance improvement would require about 150 memory banks of 256 bytes each and a bus bandwidth as high as 30 GB/s. This quantitative approach can be applied to the design of high-performance reconfigurable coprocessors for multimedia applications. (C) 2003 Elsevier B.V. All rights reserved.en_US
dc.languageengen_US
dc.relation.ispartofJournal of Systems Architectureen_US
dc.sourceJournal Of Systems Architecture [ISSN 1383-7621], v. 49 (4-6), p. 193-210, (Septiembre 2003)en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.subject.otherMultimediaen_US
dc.subject.otherSystemsen_US
dc.subject.otherChallengesen_US
dc.subject.otherCompileren_US
dc.subject.otherConfigurable computingen_US
dc.subject.otherPerformance evaluationen_US
dc.subject.otherFpgaen_US
dc.subject.otherComputer architectureen_US
dc.titlePerformance of reconfigurable architectures for image-processing applicationsen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/S1383-7621(03)00065-1en_US
dc.identifier.scopus0141963417-
dc.identifier.isi000186292100006-
dc.contributor.authorscopusid7003286582-
dc.identifier.eissn1873-6165-
dc.description.lastpage210en_US
dc.identifier.issue4-6-
dc.description.firstpage193en_US
dc.relation.volume49en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.contributor.daisngid4870907-
dc.description.numberofpages18en_US
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Benitez, D-
dc.date.coverdateSeptiembre 2003en_US
dc.identifier.ulpgces
dc.description.jcr0,235
dc.description.jcrqQ4
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR SIANI: Modelización y Simulación Computacional-
crisitem.author.deptIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0003-2952-2972-
crisitem.author.parentorgIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.fullNameBenítez Díaz, Domingo Juan-
Colección:Artículos
Vista resumida

Citas SCOPUSTM   

12
actualizado el 30-mar-2025

Citas de WEB OF SCIENCETM
Citations

11
actualizado el 30-mar-2025

Visitas

97
actualizado el 04-may-2024

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.