Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/52762
DC FieldValueLanguage
dc.contributor.authorGonzalez, Ben_US
dc.contributor.authorHernández Ballester, Antonioen_US
dc.contributor.authorGarcia, Jen_US
dc.contributor.authordel Pino, Jen_US
dc.contributor.authorSendra, JRen_US
dc.contributor.authorNunez, Aen_US
dc.contributor.otherGonzalez, Benito-
dc.contributor.otherdel Pino, Javier-
dc.contributor.otherGarcia Garcia, Javier-
dc.date.accessioned2019-02-04T13:37:08Z-
dc.date.available2019-02-04T13:37:08Z-
dc.date.issued2000en_US
dc.identifier.issn0268-1242en_US
dc.identifier.urihttp://hdl.handle.net/10553/52762-
dc.description.abstractThe use of delta-doping in HFET processes has made the development of transistor circuits and logic gates possible, for very high-frequency/speed or low-power applications. This behaviour of the PHFET device is due to fast quantum well conduction. However, the effect of the operating temperature range is critical. This range depends on the transistor and circuit activity, the packaging technique, and the external operating conditions. Temperature strongly affects the device ability to confine the current flow into the quantum well channel. In this paper the effect of temperature and delta-doping concentration on the performance of the device is investigated by means of simulated experiments. The results are analytically and qualitatively discussed, showing how to fine tune the delta-doping concentration in order to optimize the P-HFET behaviour from medium- to high-temperature conditions, [300, 500] K.en_US
dc.languageengen_US
dc.publisher0268-1242
dc.relation.ispartofSemiconductor Science and Technologyen_US
dc.sourceSemiconductor Science And Technology[ISSN 0268-1242],v. 15 (4), p. L19-L23en_US
dc.subject.otherTransistorsen_US
dc.subject.otherSimulationen_US
dc.titleOptimization of the delta-doped layer in P-HFETs at medium/high temperaturesen_US
dc.typeinfo:eu-repo/semantics/annotationen_US
dc.typeannotationen_US
dc.identifier.isi000086510100001-
dcterms.isPartOfSemiconductor Science And Technology
dcterms.sourceSemiconductor Science And Technology[ISSN 0268-1242],v. 15 (4), p. L19-L23
dc.description.lastpageL23en_US
dc.identifier.issue4-
dc.description.firstpageL19en_US
dc.relation.volume15en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Comentarioen_US
dc.identifier.wosWOS:000086510100001-
dc.contributor.daisngid1092737-
dc.contributor.daisngid9114364-
dc.contributor.daisngid1774718-
dc.contributor.daisngid1188406-
dc.contributor.daisngid366601-
dc.contributor.daisngid1648999-
dc.contributor.daisngid10359097-
dc.contributor.daisngid33795-
dc.identifier.investigatorRIDH-6803-2015-
dc.identifier.investigatorRIDA-6677-2008-
dc.identifier.investigatorRIDI-8093-2015-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Gonzalez, B-
dc.contributor.wosstandardWOS:Hernandez, A-
dc.contributor.wosstandardWOS:Garcia, J-
dc.contributor.wosstandardWOS:del Pino, J-
dc.contributor.wosstandardWOS:Sendra, JR-
dc.contributor.wosstandardWOS:Nunez, A-
dc.date.coverdateAbril 2000en_US
dc.identifier.ulpgcen_US
dc.identifier.ulpgcen_US
dc.identifier.ulpgcen_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-TELen_US
dc.description.jcr1,169
dc.description.jcrqQ1
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Tecnología Microelectrónica-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Tecnología Microelectrónica-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0001-6864-9736-
crisitem.author.orcid0000-0003-3561-0135-
crisitem.author.orcid0000-0003-2610-883X-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameGonzález Pérez, Benito-
crisitem.author.fullNameHernández Ballester, Antonio-
crisitem.author.fullNameGarcía García, Javier Agustín-
crisitem.author.fullNameDel Pino Suárez, Francisco Javier-
Appears in Collections:Comentario
Show simple item record

WEB OF SCIENCETM
Citations

4
checked on Feb 25, 2024

Page view(s)

69
checked on May 18, 2024

Google ScholarTM

Check


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.