Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/50491
Campo DC Valoridioma
dc.contributor.authorSantana, Oliverio J.en_US
dc.contributor.authorFalcón, Ayoseen_US
dc.contributor.authorRamirez, Alexen_US
dc.contributor.authorValero, Mateoen_US
dc.date.accessioned2018-11-24T16:27:13Z-
dc.date.available2018-11-24T16:27:13Z-
dc.date.issued2009en_US
dc.identifier.issn0018-9340en_US
dc.identifier.urihttp://hdl.handle.net/10553/50491-
dc.description.abstractFast instruction decoding is a true challenge for the design of CISC microprocessors implementing variable-length instructions. A well-known solution to overcome this problem is caching decoded instructions in a hardware buffer. Fetching already decoded instructions avoids the need for decoding them again, improving processor performance. However, introducing such special-purpose storage in the processor design involves an important increase in the fetch architecture complexity. In this paper, we propose a novel decoding architecture that reduces the fetch engine implementation cost. Instead of using a special-purpose hardware buffer, our proposal stores frequently decoded instructions in the memory hierarchy. The address where the decoded instructions are stored is kept in the branch prediction mechanism, enabling it to guide our decoding architecture. This makes it possible for the processor front end to fetch already decoded instructions from the memory instead of the original nondecoded instructions. Our results show that using our decoding architecture, a state-of-the-art superscalar processor achieves competitive performance improvements, while requiring less chip area and energy consumption in the fetch architecture than a hardware code caching mechanism.-
dc.languageengen_US
dc.relation.ispartofIEEE Transactions on Computersen_US
dc.sourceIEEE Transactions on Computers [ISSN 0018-9340], v. 58, p. 448-462en_US
dc.subject330406 Arquitectura de ordenadoresen_US
dc.subject.otherSuperscalar processor designen_US
dc.subject.otherCISC instruction decodingen_US
dc.subject.otherVariable-length ISAen_US
dc.subject.otherBranch predictoren_US
dc.subject.otherCode cachingen_US
dc.titleDIA: a complexity-effective decoding architectureen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TC.2008.170-
dc.identifier.scopus63049119074-
dc.identifier.isi000263526500002-
dc.contributor.authorscopusid7003605046-
dc.contributor.authorscopusid9733156400-
dc.contributor.authorscopusid7401734996-
dc.contributor.authorscopusid24475914200-
dc.identifier.eissn1557-9956-
dc.description.lastpage462-
dc.description.firstpage448-
dc.relation.volume58-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.contributor.daisngid3401331-
dc.contributor.daisngid28197553-
dc.contributor.daisngid440299-
dc.contributor.daisngid41870-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Santana, OJ-
dc.contributor.wosstandardWOS:Falcon, A-
dc.contributor.wosstandardWOS:Ramirez, A-
dc.contributor.wosstandardWOS:Valero, M-
dc.date.coverdateMarzo 2009-
dc.identifier.ulpgces
dc.description.jcr1,822
dc.description.jcrqQ1
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR SIANI: Inteligencia Artificial, Robótica y Oceanografía Computacional-
crisitem.author.deptIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.deptDepartamento de Informática y Sistemas-
crisitem.author.orcid0000-0001-7511-5783-
crisitem.author.parentorgIU Sistemas Inteligentes y Aplicaciones Numéricas-
crisitem.author.fullNameSantana Jaria, Oliverio Jesús-
Colección:Artículos
Vista resumida

Citas SCOPUSTM   

1
actualizado el 14-jul-2024

Visitas

57
actualizado el 29-abr-2023

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.