Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49687
Campo DC Valoridioma
dc.contributor.authorNooshabadi, Saeiden_US
dc.contributor.authorMontiel-Nelson, Juan A.en_US
dc.contributor.otherMontiel-Nelson, Juan-
dc.date.accessioned2018-11-24T09:53:59Z-
dc.date.available2018-11-24T09:53:59Z-
dc.date.issued2004en_US
dc.identifier.issn1057-7122en_US
dc.identifier.urihttp://hdl.handle.net/10553/49687-
dc.description.abstractA GaAs dynamic logic family using the feedthrough evaluation concept is presented in this paper. Feedthrough logic (FTL) allows the outputs to be partially generated before the input signals arrive. A modified version of this logic, where the function and its complement are implemented in a differential structure, is also introduced. In an FTL gate, the logic outputs are reset to low during the high phase of the clock and evaluated during the low phase of the clock. Resetting to low alleviates the problems of charge sharing and leakage current associated with the other GaAs dynamic logic families. FTL logic functions can be cascaded in a domino-like fashion without a need for the intervening inverters. We employ this novel concept to design several arithmetic circuits. We compare a 4-bit ripple carry adder in FTL with the other published works in terms of device count, area, delay, clock rate and power consumption. The results demonstrate that FTL is the simplest, the fastest, and consumes least power. In addition, our FTL design compares very well with the standard CMOS technology. FTL gates are fully compatible with direct coupled field-effect transitor logic (DCFL), and therefore, can be included in a DCFL standard cell library for improving cell-based ASIC performance. To match the high-speed of the FTL combinational blocks, we present a single-ended latch for pipelining the FTL blocks. Comparisons with the other published results demonstrate the superior performance of our dynamic latch.en_US
dc.languageengen_US
dc.publisher1057-7122-
dc.relation.ispartofIEEE Transactions on Circuits and Systems I: Fundamental Theory and Applicationsen_US
dc.sourceIEEE Transactions on Circuits and Systems I: Regular Papers[ISSN 1057-7122],v. 51, p. 2189-2203en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherDigital arithmetic circuitsen_US
dc.subject.othergallium arsenide integrated circuiten_US
dc.subject.otherLatchesen_US
dc.subject.otherregister based sequential circuitsen_US
dc.subject.otherstandard cell-based designen_US
dc.titleFast feedthrough logic: A high performance logic family for GaAsen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2004.836840en_US
dc.identifier.scopus9744256323-
dc.identifier.isi000225080800010-
dcterms.isPartOfIeee Transactions On Circuits And Systems I-Regular Papers-
dcterms.sourceIeee Transactions On Circuits And Systems I-Regular Papers[ISSN 1549-8328],v. 51 (11), p. 2189-2203-
dc.contributor.authorscopusid6602486254-
dc.contributor.authorscopusid6603626866-
dc.description.lastpage2203en_US
dc.description.firstpage2189en_US
dc.relation.volume51en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.identifier.wosWOS:000225080800010-
dc.contributor.daisngid184255-
dc.contributor.daisngid480589-
dc.identifier.investigatorRIDK-6805-2013-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Nooshabadi, S-
dc.contributor.wosstandardWOS:Montiel-Nelson, JA-
dc.date.coverdateNoviembre 2004en_US
dc.identifier.ulpgces
dc.description.jcr0,933
dc.description.jcrqQ2
item.fulltextSin texto completo-
item.grantfulltextnone-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
Colección:Artículos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.