Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49675
Campo DC Valoridioma
dc.contributor.authorNavarro-Botello, Victoren_US
dc.contributor.authorMontiel-Nelson, Juan A.en_US
dc.contributor.authorNooshabadi, Saeiden_US
dc.contributor.otherMontiel-Nelson, Juan-
dc.date.accessioned2018-11-24T09:48:37Z-
dc.date.available2018-11-24T09:48:37Z-
dc.date.issued2007en_US
dc.identifier.issn0026-2692en_US
dc.identifier.urihttp://hdl.handle.net/10553/49675-
dc.description.abstractThis paper presents the design of high performance and low power arithmetic circuits using a new CMOS dynamic logic family, and analyzes its sensitivity against technology parameters for practical applications. The proposed dynamic logic family allows for a partial evaluation in a computational block before its input signals are valid, and quickly performs a final evaluation as soon as the inputs arrive. The proposed dynamic logic family is well suited to arithmetic circuits where the critical path is made of a large cascade of inverting gates. Furthermore, circuits based on the proposed concept perform better in high fanout and high switching frequencies due to both lower delay and dynamic power consumption. Experimental results, for practical circuits, demonstrate that low power feature of the propose dynamic logic provides for smaller propagation time delay (3.5 times), lower energy consumption (55%), and similar combined delay, power consumption and active area product (only 8% higher), while exhibiting lower sensitivity to power supply, temperature, capacitive load and process variations than the dynamic domino CMOS technologies.en_US
dc.languageengen_US
dc.publisher0026-2692-
dc.relation.ispartofMicroelectronicsen_US
dc.sourceMicroelectronics Journal[ISSN 0026-2692],v. 38, p. 482-488en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherDynamic logicen_US
dc.subject.otherCMOS digital integrated circuitsen_US
dc.subject.otherCMOS logic circuitsen_US
dc.subject.otherLow power arithmetic circuitsen_US
dc.subject.otherHigh speed arithmetic circuitsen_US
dc.titleHigh performance low power CMOS dynamic logic for arithmetic circuitsen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.mejo.2007.03.018en_US
dc.identifier.scopus34249715821-
dc.identifier.isi000247570500005-
dcterms.isPartOfMicroelectronics Journal-
dcterms.sourceMicroelectronics Journal[ISSN 0026-2692],v. 38 (4-5), p. 482-488-
dc.contributor.authorscopusid16402360500-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid6602486254-
dc.description.lastpage488en_US
dc.description.firstpage482en_US
dc.relation.volume38en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.identifier.wosWOS:000247570500005-
dc.contributor.daisngid5213989-
dc.contributor.daisngid480589-
dc.contributor.daisngid184255-
dc.identifier.investigatorRIDK-6805-2013-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Navarro-Botello, V-
dc.contributor.wosstandardWOS:Montiel-Nelson, JA-
dc.contributor.wosstandardWOS:Nooshabadi, S-
dc.date.coverdateAbril 2007en_US
dc.identifier.ulpgces
dc.description.jcr0,609
dc.description.jcrqQ3
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameNavarro Botello, Victor-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
Colección:Artículos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.