Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/49674
Campo DC Valoridioma
dc.contributor.authorNavarro-Botello, Victoren_US
dc.contributor.authorMontiel-Nelson, Juan A.en_US
dc.contributor.authorNooshabadi, Saeiden_US
dc.contributor.otherMontiel-Nelson, Juan-
dc.date.accessioned2018-11-24T09:48:10Z-
dc.date.available2018-11-24T09:48:10Z-
dc.date.issued2007en_US
dc.identifier.issn1549-7747en_US
dc.identifier.urihttp://hdl.handle.net/10553/49674-
dc.description.abstractThis brief presents a new CMOS logic family using the feedthrough evaluation concept and analyzes its sensitivity against technology parameters for practical applications. The feedthrough logic (FTL) allows for a partial evaluation in a computational block before its input signals are valid, and does a quick final evaluation as soon as the inputs arrive., The FTL is well suited to arithmetic circuits where the critical path is made of a large cascade of inverting gates. Furthermore, FTL based circuits perform better in high fanout and high switching frequencies due to both lower delay and dynamic power consumption. Experimental results, for practical circuits, demonstrate that low-power FTL provides for smaller propagation time delay (4.1 times), lower energy consumption (35.6%), and similar combined delay, power consumption and active area product (0.7% worst), while providing lower sensitivity to power supply, temperature, capacitive load and process variations than the standard CMOS technologies.en_US
dc.languageengen_US
dc.publisher1549-7747-
dc.relation.ispartofIEEE Transactions on Circuits and Systems II: Express Briefsen_US
dc.sourceIEEE Transactions on Circuits and Systems II: Express Briefs[ISSN 1549-7747],v. 54, p. 489-493en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherCMOS digital integrated circuitsen_US
dc.subject.otherCMOS logic circuitsen_US
dc.subject.otherfeedthrough logic (FTL)en_US
dc.subject.otherhigh-speed arithmetic circuitsen_US
dc.subject.otherlow-power arithmetic circuitsen_US
dc.titleAnalysis of High-Performance Fast Feedthrough Logic Families in CMOSen_US
dc.typeinfo:eu-repo/semantics/Articleen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSII.2007.891759en_US
dc.identifier.scopus34347405499-
dc.identifier.isi000247445900005-
dcterms.isPartOfIeee Transactions On Circuits And Systems Ii-Express Briefs-
dcterms.sourceIeee Transactions On Circuits And Systems Ii-Express Briefs[ISSN 1549-7747],v. 54 (6), p. 489-493-
dc.contributor.authorscopusid16402360500-
dc.contributor.authorscopusid16402360500-
dc.contributor.authorscopusid6603626866-
dc.contributor.authorscopusid6603626866-
dc.description.lastpage493en_US
dc.description.firstpage489en_US
dc.relation.volume54en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.identifier.wosWOS:000247445900005-
dc.contributor.daisngid5213989-
dc.contributor.daisngid480589-
dc.contributor.daisngid184255-
dc.identifier.investigatorRIDK-6805-2013-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Navarro-Botello, V-
dc.contributor.wosstandardWOS:Montiel-Nelson, JA-
dc.contributor.wosstandardWOS:Nooshabadi, S-
dc.date.coverdateJunio 2007en_US
dc.identifier.ulpgces
dc.description.jcr1,104
dc.description.jcrqQ2
dc.description.scieSCIE
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0003-4323-8097-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameNavarro Botello, Victor-
crisitem.author.fullNameMontiel Nelson, Juan Antonio-
Colección:Artículos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.