Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/49296
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Núñez, Antonio | en_US |
dc.contributor.author | Reyes, Victor | en_US |
dc.contributor.author | Bautista, Tomás | en_US |
dc.contributor.other | Bautista, Tomas | - |
dc.date.accessioned | 2018-11-24T06:00:31Z | - |
dc.date.available | 2018-11-24T06:00:31Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-8194-4977-6 | en_US |
dc.identifier.issn | 0277-786X | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/49296 | - |
dc.description.abstract | This paper discusses and compares solutions for the issue of signalling and synchronization in the heterogeneous architecture multiprocessor paradigm. The on-chip interconnect infrastructure is split conceptually into a data transport network and a signalling network. This paper presents a SystemC based technique for modelling the communication architecture, with different topologies for the synchronization or signalling network. Each topology is parameterised for several communication requirements that define a point in the communication space. A high abstraction model leads to an experimental set-up that eases the analysis of the quantitative and qualitative behaviour of the networks for representative points in the communication space of the system design. The SystemC simulation models developed allow us to obtain information about total simulation time, processing time spent by the coprocessors, data transport time (read/write) used by the coprocessors (including arbitration time), and synchronization time spent by the coprocessors and the network. Another important metric is the coprocessor usage percentage. Results show that splitting data and signalling networks bring additional improvement to the performance of the system. The model applies well when mapping to architectural platforms the application processes expressed by abstract computational models such as Kahn process networks (KPN), synchronous data flow models (SDF), and generalized communicating sequential processes models (CSP). | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Proceedings of SPIE - The International Society for Optical Engineering | en_US |
dc.source | Proceedings of SPIE - The International Society for Optical Engineering[ISSN 0277-786X],v. 5117, p. 165-174 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Data modeling | en_US |
dc.subject.other | Data communication | en_US |
dc.subject.other | Network architectures | en_US |
dc.subject.other | Telecommunications | en_US |
dc.subject.other | Process modeling | en_US |
dc.subject.other | Associative arrays | en_US |
dc.title | Signalling in the heterogeneous architecture multiprocessor paradigm | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | Conference on VLSI Circuits and Systems | en_US |
dc.identifier.doi | 10.1117/12.499610 | en_US |
dc.identifier.scopus | 0042830322 | - |
dc.identifier.isi | 000183950600017 | - |
dcterms.isPartOf | Vlsi Circuits And Systems | - |
dcterms.source | Vlsi Circuits And Systems[ISSN 0277-786X],v. 5117, p. 165-174 | - |
dc.contributor.authorscopusid | 7103279517 | - |
dc.contributor.authorscopusid | 7004422872 | - |
dc.contributor.authorscopusid | 6603190709 | - |
dc.description.lastpage | 174 | en_US |
dc.description.firstpage | 165 | en_US |
dc.relation.volume | 5117 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.identifier.wos | WOS:000183950600017 | - |
dc.contributor.daisngid | 33795 | - |
dc.contributor.daisngid | 1215785 | - |
dc.contributor.daisngid | 124245 | - |
dc.contributor.daisngid | 2227678 | - |
dc.identifier.investigatorRID | A-9082-2011 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Nunez, A | - |
dc.contributor.wosstandard | WOS:Reyes, V | - |
dc.contributor.wosstandard | WOS:Bautista, T | - |
dc.date.coverdate | Septiembre 2003 | en_US |
dc.identifier.conferenceid | events120355 | - |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0003-1295-1594 | - |
crisitem.author.orcid | 0000-0002-5368-3680 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Núñez Ordóñez, Antonio | - |
crisitem.author.fullName | Bautista Delgado, Tomás | - |
crisitem.event.eventsstartdate | 19-05-2003 | - |
crisitem.event.eventsenddate | 21-05-2003 | - |
Colección: | Actas de congresos |
Visitas
31
actualizado el 27-ene-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.