Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/48829
Campo DC Valoridioma
dc.contributor.authorSingla, Garbíen_US
dc.contributor.authorTobajas, Félixen_US
dc.contributor.authorDe Armas, Valentín D.en_US
dc.date.accessioned2018-11-24T01:19:08Z-
dc.date.available2018-11-24T01:19:08Z-
dc.date.issued2013en_US
dc.identifier.isbn9781479920792en_US
dc.identifier.issn2325-6532en_US
dc.identifier.otherWoS-
dc.identifier.urihttp://hdl.handle.net/10553/48829-
dc.description.abstractMultiProcessor Systems-on-Chip (MPSoC) are required to fulfill the performance demand of modern real-life embedded applications. For that purpose, Networks-on-Chip (NoC) are proposed as a promising solution to interconnection in MPSoCs for reasons of efficiency and scalability. In this scenario, the need to develop low-cost platforms to support NoC-based SoC design and verification is growing. In this work, the design of a low cost NoC-based MPSoC platform and its application to a video enhancement algorithm based on Super Resolution (SR) are presented. To validate the designed hardware platform, an optimized SR algorithm is mapped on the Processing Elements (PE) of the NoC-based SoC platform. Finally, the performance is characterized from experimental measurements according to the type of application, as well as the number of PE used.en_US
dc.languageengen_US
dc.relation.ispartof2013 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2013en_US
dc.source2013 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2013 (6732337)en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherSystemen_US
dc.subject.otherSystem-On-Chipen_US
dc.subject.otherNetwork-On-Chipen_US
dc.subject.otherMpsocen_US
dc.subject.otherFpgaen_US
dc.subject.otherSuperresolutionen_US
dc.titleVideo super resolution algorithm implemented on a low-cost NoC-based MPSoC platformen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference2013 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2013en_US
dc.identifier.doi10.1109/ReConFig.2013.6732337en_US
dc.identifier.scopus84894418715-
dc.identifier.isi000349244200080-
dc.contributor.authorscopusid55814281400-
dc.contributor.authorscopusid6602389338-
dc.contributor.authorscopusid6603181073-
dc.identifier.issue6732337-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.contributor.daisngid10816813-
dc.contributor.daisngid800751-
dc.contributor.daisngid1262195-
dc.description.numberofpages6en_US
dc.identifier.eisbn978-1-4799-2078-5-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Singla, G-
dc.contributor.wosstandardWOS:Tobajas, F-
dc.contributor.wosstandardWOS:de Armas, V-
dc.date.coverdateEnero 2013en_US
dc.identifier.conferenceidevents120896-
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-3379-5052-
crisitem.author.orcid0000-0002-1017-8107-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameTobajas Guerrero, Félix Bernardo-
crisitem.author.fullNameDe Armas Sosa, Valentín-
crisitem.event.eventsstartdate09-12-2013-
crisitem.event.eventsenddate11-12-2013-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.