Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/45646
Campo DC Valoridioma
dc.contributor.authorCarballo, Pedro P.en_US
dc.contributor.authorEspino, Omaren_US
dc.contributor.authorNeris Tomé, Roménen_US
dc.contributor.authorHernández-Fernández, Pedroen_US
dc.contributor.authorSzydzik, Tomasz M.en_US
dc.contributor.authorNúñez, Antonioen_US
dc.contributor.otherP. Carballo, Pedro-
dc.date.accessioned2018-11-22T11:28:24Z-
dc.date.available2018-11-22T11:28:24Z-
dc.date.issued2013en_US
dc.identifier.isbn9780769550749en_US
dc.identifier.urihttp://hdl.handle.net/10553/45646-
dc.description.abstractThis paper describes key concepts in the design and implementation of a deblocking filter (DF) for a H.264/SVC video decoder. The DF supports QCIF and CIF video formats with temporal and spatial scalability. The design flow starts from a SystemC functional model and has been refined using high-level synthesis methodology to RTL micro architecture. The process is guided with performance measurements (latency, cycle time, power, resource utilization) with the objective of assuring the quality of results of the final system. The functional model of the DF is created in an incremental way from the AVC DF model using OpenSVC source code as reference. The design flow continues with the logic synthesis and the implementation on the FPGA using various strategies. The FPGA implementation is capable to run at 100 MHz, and macro blocks are processed in 6, 500 clock cycles for a throughput of 130 fps for QCIF format and 37 fps for CIF format. A validation platform has been developed using the embedded PowerPC processor in the FPGA, composing a SoC that integrates the tasks for frame generation and visualization on a TFT screen. The FPGA implements both the DF core and a General Purpose Memory Controller (GPMC) slave core. Both cores are connected to the PowerPC440 embedded processor using Local Link interfaces. The FPGA also contains a local memory capable of storing information necessary to filter a complete frame and to store a decoded picture frame. The complete system is implemented in a Virtex5 FX70T device. An ASIC implementation of the deblocking filter has been done using UMC CMOS 65nm technology. The ASIC implementation is running at 181.8 MHz, occupying an area of 596, 392.4 μm 2 .en_US
dc.languageengen_US
dc.relation.ispartofProceedings - 16th Euromicro Conference on Digital System Design, DSD 2013en_US
dc.sourceProceedings - 16th Euromicro Conference on Digital System Design, DSD 2013 (6628307), p. 415-422en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherField programmable gate arraysen_US
dc.subject.otherDecodingen_US
dc.subject.otherScalabilityen_US
dc.subject.otherInformation filteringen_US
dc.subject.otherRandom access memoryen_US
dc.titleScalable video coding deblocking filter FPGA and ASIC implementation using high-level synthesis methodologyen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference16th Euromicro Conference on Digital System Design (DSD)en_US
dc.identifier.doi10.1109/DSD.2013.52en_US
dc.identifier.scopus84890073109-
dc.identifier.isi000337235200056-
dcterms.isPartOf16Th Euromicro Conference On Digital System Design (Dsd 2013)
dcterms.source16Th Euromicro Conference On Digital System Design (Dsd 2013), p. 415-422
dc.contributor.authorscopusid6602499289-
dc.contributor.authorscopusid57212880340-
dc.contributor.authorscopusid55813409200-
dc.contributor.authorscopusid55812965200-
dc.contributor.authorscopusid55813327100-
dc.contributor.authorscopusid39262669300-
dc.contributor.authorscopusid7103279517-
dc.description.lastpage422en_US
dc.identifier.issue6628307-
dc.description.firstpage415en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.identifier.wosWOS:000337235200056-
dc.contributor.daisngid3056889-
dc.contributor.daisngid4389544-
dc.contributor.daisngid12565557-
dc.contributor.daisngid8919282-
dc.contributor.daisngid5545091-
dc.contributor.daisngid33795-
dc.identifier.investigatorRIDF-6600-2014-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Carballo, PP-
dc.contributor.wosstandardWOS:Espino, O-
dc.contributor.wosstandardWOS:Neris, R-
dc.contributor.wosstandardWOS:Hernandez-Fernandez, P-
dc.contributor.wosstandardWOS:Szydzik, TM-
dc.contributor.wosstandardWOS:Nunez, A-
dc.date.coverdateDiciembre 2013en_US
dc.identifier.conferenceidevents120862-
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate04-09-2013-
crisitem.event.eventsenddate06-09-2013-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0001-7912-8768-
crisitem.author.orcid0000-0002-5033-9809-
crisitem.author.orcid0000-0003-3848-2116-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNamePérez Carballo, Pedro Francisco-
crisitem.author.fullNameNeris Tomé, Romén-
crisitem.author.fullNameHernández Fernández, Pedro-
crisitem.author.fullNameSzydzik, Tomasz-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
Colección:Actas de congresos
Vista resumida

Citas SCOPUSTM   

4
actualizado el 14-abr-2024

Citas de WEB OF SCIENCETM
Citations

4
actualizado el 25-feb-2024

Visitas

77
actualizado el 22-jul-2023

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.