Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/45081
DC FieldValueLanguage
dc.contributor.authorLópez Feliciano, José Franciscoen_US
dc.contributor.authorSarmiento, R.en_US
dc.contributor.authorNunez, A.en_US
dc.contributor.authorEshraghian, K.en_US
dc.contributor.authorLachowicz, S.en_US
dc.contributor.authorAbbott, D.en_US
dc.date.accessioned2018-11-22T07:07:26Z-
dc.date.available2018-11-22T07:07:26Z-
dc.date.issued1999en_US
dc.identifier.isbn0769501044en_US
dc.identifier.issn1066-1395en_US
dc.identifier.urihttp://hdl.handle.net/10553/45081-
dc.description.abstractThis paper presents a survey of low-power digital Gallium Arsenide logic applicable to high performance VLSI circuits and systems and proposes new design concepts in methodology and architecture based on the implementation of Pseudo-Dynamic Latched Logic in order to achieve reasonable power-delay-area tradeoff. The approach is highly suitable for self-timed systems where the complexities of clock skew are avoided and power saving is achieved through pipelined architectures. The emergence of low-power Complementary HIGFET (C-HICFET) technology enables the realisation of new high performance low-power architectures. The viability of nu-GaAs (/spl nu/GaAs) as applied to C-HIGFET is discussed and the concept of 'soft' hardware referred as 'flexware' is introduced as a new design paradigm for GaAs.en_US
dc.languageengen_US
dc.relation.ispartofProceedings of the IEEE Great Lakes Symposium on VLSIen_US
dc.sourceProceedings of the IEEE Great Lakes Symposium on VLSI[ISSN 1066-1395], p. 321-324en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherGallium arsenideen_US
dc.subject.otherVery large scale integrationen_US
dc.subject.otherCMOS technologyen_US
dc.subject.otherCMOS logic circuitsen_US
dc.subject.otherSilicon on insulator technologyen_US
dc.subject.otherLogic designen_US
dc.subject.otherRoadsen_US
dc.titleLow power techniques for digital GaAs VLSIen_US
dc.typeinfo:eu-repo/semantics/conferenceObjecten_US
dc.typeConferenceObjecten_US
dc.relation.conference9th Great Lakes Symposium on VLSI (GLSVLSI 99)en_US
dc.identifier.scopus0033358128-
dc.identifier.isi000079621600080-
dc.contributor.authorscopusid7404444793-
dc.contributor.authorscopusid35609452100-
dc.contributor.authorscopusid7103279517-
dc.contributor.authorscopusid7007041524-
dc.contributor.authorscopusid6602090999-
dc.contributor.authorscopusid56053895400-
dc.description.lastpage324en_US
dc.description.firstpage321en_US
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.contributor.daisngid846472-
dc.contributor.daisngid116294-
dc.contributor.daisngid33795-
dc.contributor.daisngid228382-
dc.contributor.daisngid18096562-
dc.contributor.daisngid8183-
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Lopez, JF-
dc.contributor.wosstandardWOS:Sarmiento, R-
dc.contributor.wosstandardWOS:Nunez, A-
dc.contributor.wosstandardWOS:Eshraghian, K-
dc.contributor.wosstandardWOS:Lachowicz, S-
dc.contributor.wosstandardWOS:Abbott, D-
dc.date.coverdateDiciembre 1999en_US
dc.identifier.conferenceidevents121252-
dc.identifier.conferenceidevents121252-
dc.identifier.ulpgces
dc.contributor.buulpgcBU-TELen_US
dc.description.ggs3
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate04-03-1999-
crisitem.event.eventsenddate06-03-1999-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-6304-2801-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.orcid0000-0003-1295-1594-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameLópez Feliciano, José Francisco-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
crisitem.author.fullNameNúñez Ordóñez, Antonio-
Appears in Collections:Actas de congresos
Show simple item record

Page view(s)

161
checked on Jul 20, 2024

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.