Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/45081
DC Field | Value | Language |
---|---|---|
dc.contributor.author | López Feliciano, José Francisco | en_US |
dc.contributor.author | Sarmiento, R. | en_US |
dc.contributor.author | Nunez, A. | en_US |
dc.contributor.author | Eshraghian, K. | en_US |
dc.contributor.author | Lachowicz, S. | en_US |
dc.contributor.author | Abbott, D. | en_US |
dc.date.accessioned | 2018-11-22T07:07:26Z | - |
dc.date.available | 2018-11-22T07:07:26Z | - |
dc.date.issued | 1999 | en_US |
dc.identifier.isbn | 0769501044 | en_US |
dc.identifier.issn | 1066-1395 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/45081 | - |
dc.description.abstract | This paper presents a survey of low-power digital Gallium Arsenide logic applicable to high performance VLSI circuits and systems and proposes new design concepts in methodology and architecture based on the implementation of Pseudo-Dynamic Latched Logic in order to achieve reasonable power-delay-area tradeoff. The approach is highly suitable for self-timed systems where the complexities of clock skew are avoided and power saving is achieved through pipelined architectures. The emergence of low-power Complementary HIGFET (C-HICFET) technology enables the realisation of new high performance low-power architectures. The viability of nu-GaAs (/spl nu/GaAs) as applied to C-HIGFET is discussed and the concept of 'soft' hardware referred as 'flexware' is introduced as a new design paradigm for GaAs. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Proceedings of the IEEE Great Lakes Symposium on VLSI | en_US |
dc.source | Proceedings of the IEEE Great Lakes Symposium on VLSI[ISSN 1066-1395], p. 321-324 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Gallium arsenide | en_US |
dc.subject.other | Very large scale integration | en_US |
dc.subject.other | CMOS technology | en_US |
dc.subject.other | CMOS logic circuits | en_US |
dc.subject.other | Silicon on insulator technology | en_US |
dc.subject.other | Logic design | en_US |
dc.subject.other | Roads | en_US |
dc.title | Low power techniques for digital GaAs VLSI | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | en_US |
dc.type | ConferenceObject | en_US |
dc.relation.conference | 9th Great Lakes Symposium on VLSI (GLSVLSI 99) | en_US |
dc.identifier.scopus | 0033358128 | - |
dc.identifier.isi | 000079621600080 | - |
dc.contributor.authorscopusid | 7404444793 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.contributor.authorscopusid | 7103279517 | - |
dc.contributor.authorscopusid | 7007041524 | - |
dc.contributor.authorscopusid | 6602090999 | - |
dc.contributor.authorscopusid | 56053895400 | - |
dc.description.lastpage | 324 | en_US |
dc.description.firstpage | 321 | en_US |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.contributor.daisngid | 846472 | - |
dc.contributor.daisngid | 116294 | - |
dc.contributor.daisngid | 33795 | - |
dc.contributor.daisngid | 228382 | - |
dc.contributor.daisngid | 18096562 | - |
dc.contributor.daisngid | 8183 | - |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Lopez, JF | - |
dc.contributor.wosstandard | WOS:Sarmiento, R | - |
dc.contributor.wosstandard | WOS:Nunez, A | - |
dc.contributor.wosstandard | WOS:Eshraghian, K | - |
dc.contributor.wosstandard | WOS:Lachowicz, S | - |
dc.contributor.wosstandard | WOS:Abbott, D | - |
dc.date.coverdate | Diciembre 1999 | en_US |
dc.identifier.conferenceid | events121252 | - |
dc.identifier.conferenceid | events121252 | - |
dc.identifier.ulpgc | Sí | es |
dc.contributor.buulpgc | BU-TEL | en_US |
dc.description.ggs | 3 | |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 04-03-1999 | - |
crisitem.event.eventsenddate | 06-03-1999 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-6304-2801 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.orcid | 0000-0003-1295-1594 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | López Feliciano, José Francisco | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
crisitem.author.fullName | Núñez Ordóñez, Antonio | - |
Appears in Collections: | Actas de congresos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.