Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/45003
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Santos, Lucana | en_US |
dc.contributor.author | López, José Fco | en_US |
dc.contributor.author | Sarmiento, Roberto | en_US |
dc.contributor.author | Vitulli, Raffaele | en_US |
dc.contributor.other | Sarmiento, Roberto | - |
dc.contributor.other | Lopez, Jose | - |
dc.date.accessioned | 2018-11-22T06:31:25Z | - |
dc.date.available | 2018-11-22T06:31:25Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 9781467363839 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/45003 | - |
dc.description.abstract | In this paper, we present an FPGA implementation of a novel adaptive and predictive algorithm for lossy hyperspectral image compression. This algorithm was specifically designed for on-board compression, where FPGAs are the most attractive and popular option, featuring low power and high-performance. However, the traditional RTL design flow is rather time-consuming. High-level synthesis (HLS) tools, like the well-known CatapultC, can help to shorten these times. Utilizing CatapultC, we obtain an FPGA implementation of the lossy compression algorithm directly from a source code written in C language with a double motivation: demonstrating how well the lossy compression algorithm would perform on an FPGA in terms of throughput and area; and at the same time showing how HLS is applied, in terms of source code preparation and CatapultC settings, to obtain an efficient hardware implementation in a relatively short time. The P&R on a Virtex 5 5VFX130 displays effective performance terms of area (maximum device utilization at 14%) and frequency (80 MHz). A comparison with a previous FPGA implementation of a lossless to near-lossless algorithm is also provided. Results on a Virtex 4 4VLX200 show less memory requirements and higher frequency for the LCE algorithm. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | Proceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2013 | en_US |
dc.source | Proceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2013 (6604233), p. 107-114 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Image coding | en_US |
dc.subject.other | Algorithm design and analysis | en_US |
dc.subject.other | Field programmable gate arrays | en_US |
dc.subject.other | Hyperspectral imaging | en_US |
dc.title | FPGA implementation of a lossy compression algorithm for hyperspectral images with a high-level synthesis tool | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dc.type | ConferenceObject | es |
dc.relation.conference | NASA/ESA Conference on Adaptive Hardware and Systems (AHS) | |
dc.relation.conference | 2013 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2013 | |
dc.identifier.doi | 10.1109/AHS.2013.6604233 | |
dc.identifier.scopus | 84885395819 | - |
dc.identifier.isi | 000334031300015 | - |
dcterms.isPartOf | 2013 Nasa/Esa Conference On Adaptive Hardware And Systems (Ahs) | |
dcterms.source | 2013 Nasa/Esa Conference On Adaptive Hardware And Systems (Ahs), p. 107-114 | |
dc.contributor.authorscopusid | 54391653200 | - |
dc.contributor.authorscopusid | 7404444793 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.contributor.authorscopusid | 16026007600 | - |
dc.description.lastpage | 114 | - |
dc.identifier.issue | 6604233 | - |
dc.description.firstpage | 107 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.identifier.wos | WOS:000334031300015 | - |
dc.contributor.daisngid | 29585558 | |
dc.contributor.daisngid | 2992395 | - |
dc.contributor.daisngid | 846472 | - |
dc.contributor.daisngid | 116294 | - |
dc.contributor.daisngid | 1734824 | - |
dc.identifier.investigatorRID | L-6017-2014 | - |
dc.identifier.investigatorRID | L-6046-2014 | - |
dc.identifier.eisbn | 978-1-4673-6383-9 | |
dc.utils.revision | Sí | en_US |
dc.contributor.wosstandard | WOS:Santos, L | |
dc.contributor.wosstandard | WOS:Lopez, JF | |
dc.contributor.wosstandard | WOS:Sarmiento, R | |
dc.contributor.wosstandard | WOS:Vitulli, R | |
dc.date.coverdate | Octubre 2013 | |
dc.identifier.conferenceid | events121486 | |
dc.identifier.conferenceid | events120855 | |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 24-06-2013 | - |
crisitem.event.eventsstartdate | 24-06-2013 | - |
crisitem.event.eventsenddate | 27-06-2013 | - |
crisitem.event.eventsenddate | 27-06-2013 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-2360-6721 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Santos Falcón, Lucana | - |
crisitem.author.fullName | López Suárez, Sebastián Miguel | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Colección: | Actas de congresos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.