Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/45003
Campo DC Valoridioma
dc.contributor.authorSantos, Lucanaen_US
dc.contributor.authorLópez, José Fcoen_US
dc.contributor.authorSarmiento, Robertoen_US
dc.contributor.authorVitulli, Raffaeleen_US
dc.contributor.otherSarmiento, Roberto-
dc.contributor.otherLopez, Jose-
dc.date.accessioned2018-11-22T06:31:25Z-
dc.date.available2018-11-22T06:31:25Z-
dc.date.issued2013en_US
dc.identifier.isbn9781467363839en_US
dc.identifier.urihttp://hdl.handle.net/10553/45003-
dc.description.abstractIn this paper, we present an FPGA implementation of a novel adaptive and predictive algorithm for lossy hyperspectral image compression. This algorithm was specifically designed for on-board compression, where FPGAs are the most attractive and popular option, featuring low power and high-performance. However, the traditional RTL design flow is rather time-consuming. High-level synthesis (HLS) tools, like the well-known CatapultC, can help to shorten these times. Utilizing CatapultC, we obtain an FPGA implementation of the lossy compression algorithm directly from a source code written in C language with a double motivation: demonstrating how well the lossy compression algorithm would perform on an FPGA in terms of throughput and area; and at the same time showing how HLS is applied, in terms of source code preparation and CatapultC settings, to obtain an efficient hardware implementation in a relatively short time. The P&R on a Virtex 5 5VFX130 displays effective performance terms of area (maximum device utilization at 14%) and frequency (80 MHz). A comparison with a previous FPGA implementation of a lossless to near-lossless algorithm is also provided. Results on a Virtex 4 4VLX200 show less memory requirements and higher frequency for the LCE algorithm.en_US
dc.languageengen_US
dc.relation.ispartofProceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2013en_US
dc.sourceProceedings of the 2013 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2013 (6604233), p. 107-114en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherImage codingen_US
dc.subject.otherAlgorithm design and analysisen_US
dc.subject.otherField programmable gate arraysen_US
dc.subject.otherHyperspectral imagingen_US
dc.titleFPGA implementation of a lossy compression algorithm for hyperspectral images with a high-level synthesis toolen_US
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dc.typeConferenceObjectes
dc.relation.conferenceNASA/ESA Conference on Adaptive Hardware and Systems (AHS)
dc.relation.conference2013 NASA/ESA Conference on Adaptive Hardware and Systems, AHS 2013
dc.identifier.doi10.1109/AHS.2013.6604233
dc.identifier.scopus84885395819-
dc.identifier.isi000334031300015-
dcterms.isPartOf2013 Nasa/Esa Conference On Adaptive Hardware And Systems (Ahs)
dcterms.source2013 Nasa/Esa Conference On Adaptive Hardware And Systems (Ahs), p. 107-114
dc.contributor.authorscopusid54391653200-
dc.contributor.authorscopusid7404444793-
dc.contributor.authorscopusid35609452100-
dc.contributor.authorscopusid16026007600-
dc.description.lastpage114-
dc.identifier.issue6604233-
dc.description.firstpage107-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.identifier.wosWOS:000334031300015-
dc.contributor.daisngid29585558
dc.contributor.daisngid2992395-
dc.contributor.daisngid846472-
dc.contributor.daisngid116294-
dc.contributor.daisngid1734824-
dc.identifier.investigatorRIDL-6017-2014-
dc.identifier.investigatorRIDL-6046-2014-
dc.identifier.eisbn978-1-4673-6383-9
dc.utils.revisionen_US
dc.contributor.wosstandardWOS:Santos, L
dc.contributor.wosstandardWOS:Lopez, JF
dc.contributor.wosstandardWOS:Sarmiento, R
dc.contributor.wosstandardWOS:Vitulli, R
dc.date.coverdateOctubre 2013
dc.identifier.conferenceidevents121486
dc.identifier.conferenceidevents120855
dc.identifier.ulpgces
item.fulltextSin texto completo-
item.grantfulltextnone-
crisitem.event.eventsstartdate25-06-2013-
crisitem.event.eventsstartdate25-06-2013-
crisitem.event.eventsenddate27-06-2013-
crisitem.event.eventsenddate27-06-2013-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameSantos Falcón, Lucana-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.