Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/44407
Campo DC Valoridioma
dc.contributor.authorOtero, A.en_US
dc.contributor.authorDe La Torre, E.en_US
dc.contributor.authorRiesgo, T.en_US
dc.contributor.authorCervero, T.en_US
dc.contributor.authorLópez, S.en_US
dc.contributor.authorCallicó, G.en_US
dc.contributor.authorSarmiento, R.en_US
dc.date.accessioned2018-11-21T22:48:33Z-
dc.date.available2018-11-21T22:48:33Z-
dc.date.issued2011en_US
dc.identifier.isbn9780769545295en_US
dc.identifier.urihttp://hdl.handle.net/10553/44407-
dc.description.abstractSystems relying on fixed hardware components with a static level of parallelism can suffer from an under use of logical resources, since they have to be designed for the worst-case scenario. This problem is especially important in video applications due to the emergence of new flexible standards, like Scalable Video Coding (SVC), which offer several levels of scalability. In this paper, Dynamic and Partial Reconfiguration (DPR) of modern FPGAs is used to achieve run-time variable parallelism, by using scalable architectures where the size can be adapted at run-time. Based on this proposal, a scalable Deblocking Filter core (DF), compliant with the H.264/AVC and SVC standards has been designed. This scalable DF allows run-time addition or removal of computational units working in parallel. Scalability is offered together with a scalable parallelization strategy at the macro block (MB) level, such that when the size of the architecture changes, MB filtering order is modified accordingly.en_US
dc.languagespaen_US
dc.relation.ispartofProceedings - 21st International Conference on Field Programmable Logic and Applications, FPL 2011en_US
dc.sourceProceedings - 21st International Conference on Field Programmable Logic and Applications, FPL 2011 (6044845), p. 369-375en_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherFiltering , Scalability , Arrays , Parallel processing , Static VAr compensators , Field programmable gate arrays , Reconfigurable architectures , scalable architecture , Deblocking Filter , H.264/AVC , SVCen_US
dc.titleRun-time scalable architecture for deblocking filtering in H.264/AVC-SVC video codecsen_US
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dc.typeConferenceObjectes
dc.relation.conference21st International Conference on Field Programmable Logic and Applications, FPL 2011
dc.identifier.doi10.1109/FPL.2011.72
dc.identifier.scopus80455127075-
dc.contributor.authorscopusid35868116400-
dc.contributor.authorscopusid6603668216-
dc.contributor.authorscopusid6602760583-
dc.contributor.authorscopusid34978225000-
dc.contributor.authorscopusid57187722000-
dc.contributor.authorscopusid56006321500-
dc.contributor.authorscopusid35609452100-
dc.description.lastpage375-
dc.identifier.issue6044845-
dc.description.firstpage369-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.date.coverdateNoviembre 2011
dc.identifier.conferenceidevents121417
dc.identifier.ulpgces
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.event.eventsstartdate05-09-2011-
crisitem.event.eventsenddate07-09-2011-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0002-2360-6721-
crisitem.author.orcid0000-0002-3784-5504-
crisitem.author.orcid0000-0002-4843-0507-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameCervero García, Teresa Gloria-
crisitem.author.fullNameLópez Suárez, Sebastián Miguel-
crisitem.author.fullNameMarrero Callicó, Gustavo Iván-
crisitem.author.fullNameSarmiento Rodríguez, Roberto-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.