Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/44407
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Otero, A. | en_US |
dc.contributor.author | De La Torre, E. | en_US |
dc.contributor.author | Riesgo, T. | en_US |
dc.contributor.author | Cervero, T. | en_US |
dc.contributor.author | López, S. | en_US |
dc.contributor.author | Callicó, G. | en_US |
dc.contributor.author | Sarmiento, R. | en_US |
dc.date.accessioned | 2018-11-21T22:48:33Z | - |
dc.date.available | 2018-11-21T22:48:33Z | - |
dc.date.issued | 2011 | en_US |
dc.identifier.isbn | 9780769545295 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/44407 | - |
dc.description.abstract | Systems relying on fixed hardware components with a static level of parallelism can suffer from an under use of logical resources, since they have to be designed for the worst-case scenario. This problem is especially important in video applications due to the emergence of new flexible standards, like Scalable Video Coding (SVC), which offer several levels of scalability. In this paper, Dynamic and Partial Reconfiguration (DPR) of modern FPGAs is used to achieve run-time variable parallelism, by using scalable architectures where the size can be adapted at run-time. Based on this proposal, a scalable Deblocking Filter core (DF), compliant with the H.264/AVC and SVC standards has been designed. This scalable DF allows run-time addition or removal of computational units working in parallel. Scalability is offered together with a scalable parallelization strategy at the macro block (MB) level, such that when the size of the architecture changes, MB filtering order is modified accordingly. | en_US |
dc.language | spa | en_US |
dc.relation.ispartof | Proceedings - 21st International Conference on Field Programmable Logic and Applications, FPL 2011 | en_US |
dc.source | Proceedings - 21st International Conference on Field Programmable Logic and Applications, FPL 2011 (6044845), p. 369-375 | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Filtering , Scalability , Arrays , Parallel processing , Static VAr compensators , Field programmable gate arrays , Reconfigurable architectures , scalable architecture , Deblocking Filter , H.264/AVC , SVC | en_US |
dc.title | Run-time scalable architecture for deblocking filtering in H.264/AVC-SVC video codecs | en_US |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dc.type | ConferenceObject | es |
dc.relation.conference | 21st International Conference on Field Programmable Logic and Applications, FPL 2011 | |
dc.identifier.doi | 10.1109/FPL.2011.72 | |
dc.identifier.scopus | 80455127075 | - |
dc.contributor.authorscopusid | 35868116400 | - |
dc.contributor.authorscopusid | 6603668216 | - |
dc.contributor.authorscopusid | 6602760583 | - |
dc.contributor.authorscopusid | 34978225000 | - |
dc.contributor.authorscopusid | 57187722000 | - |
dc.contributor.authorscopusid | 56006321500 | - |
dc.contributor.authorscopusid | 35609452100 | - |
dc.description.lastpage | 375 | - |
dc.identifier.issue | 6044845 | - |
dc.description.firstpage | 369 | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.date.coverdate | Noviembre 2011 | |
dc.identifier.conferenceid | events121417 | |
dc.identifier.ulpgc | Sí | es |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 05-09-2011 | - |
crisitem.event.eventsenddate | 07-09-2011 | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0002-2360-6721 | - |
crisitem.author.orcid | 0000-0002-3784-5504 | - |
crisitem.author.orcid | 0000-0002-4843-0507 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Cervero García, Teresa Gloria | - |
crisitem.author.fullName | López Suárez, Sebastián Miguel | - |
crisitem.author.fullName | Marrero Callicó, Gustavo Iván | - |
crisitem.author.fullName | Sarmiento Rodríguez, Roberto | - |
Colección: | Actas de congresos |
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.