Please use this identifier to cite or link to this item:
http://hdl.handle.net/10553/136243
Title: | FPGA Implementation of a Low-Complexity H.264 Output Coding Stage for Space Missions | Authors: | Torres Fau, Samuel Machado Sánchez,Felipe Barrios Alfaro,Yubal Sánchez Clemente,Antonio José Sarmiento Rodríguez, Roberto |
UNESCO Clasification: | 3307 Tecnología electrónica | Issue Date: | 2024 | Journal: | Proceedings (Conference on Design of Circuits and Integrated Systems) | Abstract: | Recent space missions increasingly use video sensors for enhanced observation, real-Time monitoring and decision making. Video cameras generate large data volumes that are challenging due to the limited transmission bandwidths, hardware and power available on space systems. On-board video compression is essential to reduce data size while limiting quality losses, thus enabling efficient transmission and storage. This works presents a low-complexity H. 264 compliant output subsystem. This system is able to autonomously generate a correct compressed bitstream. An area-optimized CAVLC entropy coding stage is included in the proposed architecture. Results demonstrate that the entropy coder is able to manage throughputs of up to 0.78 Macroblocks/s while keeping resource utilization at minimal levels (0.63 \% LUTs, 0.28% FFs, no BRAMs) on a Xilinx Kintex UltraScale XCKU040 FPGA. | URI: | http://hdl.handle.net/10553/136243 | ISBN: | [9798350364392] | DOI: | 10.1109/DCIS62603.2024.10769186 | Source: | 39th Conference on Design of Circuits and Integrated Systems, DCIS 2024 |
Appears in Collections: | Artículos |
Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.