Identificador persistente para citar o vincular este elemento:
http://hdl.handle.net/10553/129980
Campo DC | Valor | idioma |
---|---|---|
dc.contributor.author | Quintana, Gabriel Santana | en_US |
dc.contributor.author | Carballo, Pedro P. | en_US |
dc.contributor.author | Betancor Martín, Carlos | en_US |
dc.date.accessioned | 2024-04-26T09:22:47Z | - |
dc.date.available | 2024-04-26T09:22:47Z | - |
dc.date.issued | 2023 | en_US |
dc.identifier.isbn | 9798350322972 | en_US |
dc.identifier.uri | http://hdl.handle.net/10553/129980 | - |
dc.description.abstract | This paper proposes a methodology to design a control system for SoC FPGA. The design flow is done with MATLAB/Simulink and Vivado Design Suite tools. This methodology consists of three key steps: Model-in-the-Loop (MIL), Software-in-the-Loop (SIL), and SoC-in-the-Loop (SCIL). An implementation of a Dynamic Photovoltaic Array Reconfiguration algorithm, together with a Maximum Power Point Tracker controller can validate the proposed design methodology. The controller will maximise the power output of a photovoltaic array under partial shading conditions. The designed control system is prototyped on the ZedBoard development board. The verification of the system implemented on the ZedBoard is carried out in conjunction with the system model in Simulink. The implemented system has a relatively low resource utilization and power consumption. | en_US |
dc.language | eng | en_US |
dc.publisher | IEEE | en_US |
dc.subject | 3307 Tecnología electrónica | en_US |
dc.subject.other | Design Methodology | en_US |
dc.subject.other | DPVAR | en_US |
dc.subject.other | FPGA | en_US |
dc.subject.other | MPPT | en_US |
dc.subject.other | SoC | en_US |
dc.title | Control System Design Methodology for SoC FPGA | en_US |
dc.type | info:eu-repo/semantics/conferenceobject | en_US |
dc.type | Conference proceedings | en_US |
dc.relation.conference | 3rd International Conference on Electrical, Computer, Communications and Mechatronics Engineering (ICECCME 2023) | en_US |
dc.identifier.doi | 10.1109/ICECCME57830.2023.10252948 | en_US |
dc.identifier.scopus | 2-s2.0-85173994326 | - |
dc.contributor.orcid | #NODATA# | - |
dc.contributor.orcid | #NODATA# | - |
dc.contributor.orcid | #NODATA# | - |
dc.investigacion | Ingeniería y Arquitectura | en_US |
dc.type2 | Actas de congresos | en_US |
dc.utils.revision | Sí | en_US |
dc.date.coverdate | 09/2023 | en_US |
dc.identifier.ulpgc | Sí | en_US |
dc.contributor.buulpgc | BU-TEL | en_US |
item.grantfulltext | none | - |
item.fulltext | Sin texto completo | - |
crisitem.event.eventsstartdate | 19-07-2023 | - |
crisitem.event.eventsenddate | 21-07-2023 | - |
crisitem.author.dept | GIR IUMA: Sistemas de Información y Comunicaciones | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.dept | GIR IUMA: Instrumentación avanzada | - |
crisitem.author.dept | IU de Microelectrónica Aplicada | - |
crisitem.author.dept | Departamento de Ingeniería Electrónica y Automática | - |
crisitem.author.orcid | 0000-0001-7912-8768 | - |
crisitem.author.orcid | 0000-0002-4349-4296 | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.parentorg | IU de Microelectrónica Aplicada | - |
crisitem.author.fullName | Pérez Carballo, Pedro Francisco | - |
crisitem.author.fullName | Betancor Martín, Carlos Salvador | - |
Colección: | Actas de congresos |
Visitas
57
actualizado el 09-nov-2024
Google ScholarTM
Verifica
Altmetric
Comparte
Exporta metadatos
Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.