Please use this identifier to cite or link to this item: http://hdl.handle.net/10553/121784
DC FieldValueLanguage
dc.contributor.authorSánchez Clemente, Antonio Joséen_US
dc.contributor.authorEntrena, L.en_US
dc.contributor.authorGarcia-Valderas, M.en_US
dc.contributor.authorLopez-Ongil, C.en_US
dc.date.accessioned2023-04-10T17:37:36Z-
dc.date.available2023-04-10T17:37:36Z-
dc.date.issued2012en_US
dc.identifier.isbn9781467320849en_US
dc.identifier.urihttp://hdl.handle.net/10553/121784-
dc.description.abstractLogic masking approaches for Single-Event Transient (SET) mitigation use hardware redundancy to mask the propagation of SET effects. Conventional techniques, such as Triple-Modular Redundancy (TMR), can guarantee full fault coverage, but they also introduce very large overheads. Alternatively, approximate logic circuits can provide the necessary flexibility to find an optimal balance between error coverage and overheads. In this work, we propose a new approach to build approximate logic circuits driven by testability estimations. Using the concept of unate functions, approximations are performed in lines with low testability in order to minimize the impact on error coverage. The proposed approach is scalable and can provide a variety of solutions for different trade-offs between error coverage and overheads.en_US
dc.languagespaen_US
dc.sourceProceedings of the 2012 IEEE 18th International On-Line Testing Symposium, IOLTS 2012en_US
dc.subject330790 Microelectrónicaen_US
dc.subject.otherApproximate circuiten_US
dc.subject.otherError detection and correctionen_US
dc.subject.otherSingle-Event Transienten_US
dc.subject.otherSoft erroren_US
dc.subject.othertestabilityen_US
dc.titleLogic masking for SET Mitigation Using Approximate Logic Circuitsen_US
dc.typeinfo:eu-repo/semantics/conferenceobjecten_US
dc.typeConference proceedingsen_US
dc.relation.conferenceIEEE 18th International On-Line Testing Symposium, IOLTS 2012en_US
dc.identifier.doi10.1109/IOLTS.2012.6313868en_US
dc.identifier.scopus2-s2.0-84869152191-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Actas de congresosen_US
dc.utils.revisionen_US
dc.identifier.ulpgcNoen_US
dc.contributor.buulpgcBU-TELen_US
item.grantfulltextnone-
item.fulltextSin texto completo-
crisitem.author.deptGIR IUMA: Diseño de Sistemas Electrónicos Integrados para el procesamiento de datos-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.orcid0000-0002-2142-7885-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNameSánchez Clemente, Antonio José-
Appears in Collections:Actas de congresos
Show simple item record

SCOPUSTM   
Citations

36
checked on Nov 17, 2024

Page view(s)

22
checked on Jul 22, 2023

Google ScholarTM

Check

Altmetric


Share



Export metadata



Items in accedaCRIS are protected by copyright, with all rights reserved, unless otherwise indicated.